clk: renesas: r9a07g044: Add P2 Clock support
[linux-2.6-microblaze.git] / drivers / clk / renesas / r9a07g044-cpg.c
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * RZ/G2L CPG driver
4  *
5  * Copyright (C) 2021 Renesas Electronics Corp.
6  */
7
8 #include <linux/clk-provider.h>
9 #include <linux/device.h>
10 #include <linux/init.h>
11 #include <linux/kernel.h>
12
13 #include <dt-bindings/clock/r9a07g044-cpg.h>
14
15 #include "renesas-rzg2l-cpg.h"
16
17 enum clk_ids {
18         /* Core Clock Outputs exported to DT */
19         LAST_DT_CORE_CLK = R9A07G044_OSCCLK,
20
21         /* External Input Clocks */
22         CLK_EXTAL,
23
24         /* Internal Core Clocks */
25         CLK_OSC_DIV1000,
26         CLK_PLL1,
27         CLK_PLL2,
28         CLK_PLL2_DIV2,
29         CLK_PLL2_DIV16,
30         CLK_PLL2_DIV20,
31         CLK_PLL3,
32         CLK_PLL3_DIV2,
33         CLK_PLL3_DIV2_4,
34         CLK_PLL3_DIV2_4_2,
35         CLK_PLL3_DIV4,
36         CLK_PLL4,
37         CLK_PLL5,
38         CLK_PLL5_DIV2,
39         CLK_PLL6,
40
41         /* Module Clocks */
42         MOD_CLK_BASE,
43 };
44
45 /* Divider tables */
46 static const struct clk_div_table dtable_1_32[] = {
47         {0, 1},
48         {1, 2},
49         {2, 4},
50         {3, 8},
51         {4, 32},
52         {0, 0},
53 };
54
55 static const struct cpg_core_clk r9a07g044_core_clks[] __initconst = {
56         /* External Clock Inputs */
57         DEF_INPUT("extal", CLK_EXTAL),
58
59         /* Internal Core Clocks */
60         DEF_FIXED(".osc", R9A07G044_OSCCLK, CLK_EXTAL, 1, 1),
61         DEF_FIXED(".osc_div1000", CLK_OSC_DIV1000, CLK_EXTAL, 1, 1000),
62         DEF_SAMPLL(".pll1", CLK_PLL1, CLK_EXTAL, PLL146_CONF(0)),
63         DEF_FIXED(".pll2", CLK_PLL2, CLK_EXTAL, 133, 2),
64         DEF_FIXED(".pll3", CLK_PLL3, CLK_EXTAL, 133, 2),
65
66         DEF_FIXED(".pll2_div2", CLK_PLL2_DIV2, CLK_PLL2, 1, 2),
67         DEF_FIXED(".pll2_div16", CLK_PLL2_DIV16, CLK_PLL2, 1, 16),
68         DEF_FIXED(".pll2_div20", CLK_PLL2_DIV20, CLK_PLL2, 1, 20),
69
70         DEF_FIXED(".pll3_div2", CLK_PLL3_DIV2, CLK_PLL3, 1, 2),
71         DEF_FIXED(".pll3_div2_4", CLK_PLL3_DIV2_4, CLK_PLL3_DIV2, 1, 4),
72         DEF_FIXED(".pll3_div2_4_2", CLK_PLL3_DIV2_4_2, CLK_PLL3_DIV2_4, 1, 2),
73         DEF_FIXED(".pll3_div4", CLK_PLL3_DIV4, CLK_PLL3, 1, 4),
74
75         /* Core output clk */
76         DEF_FIXED("I", R9A07G044_CLK_I, CLK_PLL1, 1, 1),
77         DEF_DIV("P0", R9A07G044_CLK_P0, CLK_PLL2_DIV16, DIVPL2A,
78                 dtable_1_32, CLK_DIVIDER_HIWORD_MASK),
79         DEF_FIXED("TSU", R9A07G044_CLK_TSU, CLK_PLL2_DIV20, 1, 1),
80         DEF_DIV("P1", R9A07G044_CLK_P1, CLK_PLL3_DIV2_4,
81                 DIVPL3B, dtable_1_32, CLK_DIVIDER_HIWORD_MASK),
82         DEF_DIV("P2", R9A07G044_CLK_P2, CLK_PLL3_DIV2_4_2,
83                 DIVPL3A, dtable_1_32, CLK_DIVIDER_HIWORD_MASK),
84 };
85
86 static struct rzg2l_mod_clk r9a07g044_mod_clks[] = {
87         DEF_MOD("gic",          R9A07G044_CLK_GIC600,
88                                 R9A07G044_CLK_P1,
89                                 0x514, BIT(0), (BIT(0) | BIT(1))),
90         DEF_MOD("ia55",         R9A07G044_CLK_IA55,
91                                 R9A07G044_CLK_P1,
92                                 0x518, (BIT(0) | BIT(1)), BIT(0)),
93         DEF_MOD("scif0",        R9A07G044_CLK_SCIF0,
94                                 R9A07G044_CLK_P0,
95                                 0x584, BIT(0), BIT(0)),
96         DEF_MOD("scif1",        R9A07G044_CLK_SCIF1,
97                                 R9A07G044_CLK_P0,
98                                 0x584, BIT(1), BIT(1)),
99         DEF_MOD("scif2",        R9A07G044_CLK_SCIF2,
100                                 R9A07G044_CLK_P0,
101                                 0x584, BIT(2), BIT(2)),
102         DEF_MOD("scif3",        R9A07G044_CLK_SCIF3,
103                                 R9A07G044_CLK_P0,
104                                 0x584, BIT(3), BIT(3)),
105         DEF_MOD("scif4",        R9A07G044_CLK_SCIF4,
106                                 R9A07G044_CLK_P0,
107                                 0x584, BIT(4), BIT(4)),
108         DEF_MOD("sci0",         R9A07G044_CLK_SCI0,
109                                 R9A07G044_CLK_P0,
110                                 0x588, BIT(0), BIT(0)),
111 };
112
113 static const unsigned int r9a07g044_crit_mod_clks[] __initconst = {
114         MOD_CLK_BASE + R9A07G044_CLK_GIC600,
115 };
116
117 const struct rzg2l_cpg_info r9a07g044_cpg_info = {
118         /* Core Clocks */
119         .core_clks = r9a07g044_core_clks,
120         .num_core_clks = ARRAY_SIZE(r9a07g044_core_clks),
121         .last_dt_core_clk = LAST_DT_CORE_CLK,
122         .num_total_core_clks = MOD_CLK_BASE,
123
124         /* Critical Module Clocks */
125         .crit_mod_clks = r9a07g044_crit_mod_clks,
126         .num_crit_mod_clks = ARRAY_SIZE(r9a07g044_crit_mod_clks),
127
128         /* Module Clocks */
129         .mod_clks = r9a07g044_mod_clks,
130         .num_mod_clks = ARRAY_SIZE(r9a07g044_mod_clks),
131         .num_hw_mod_clks = R9A07G044_CLK_MIPI_DSI_PIN + 1,
132 };