arm64: tegra: Move clocks from RT5658 endpoint to device node
[linux-2.6-microblaze.git] / drivers / clk / qcom / clk-rpmh.c
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
4  */
5
6 #include <linux/clk-provider.h>
7 #include <linux/err.h>
8 #include <linux/kernel.h>
9 #include <linux/module.h>
10 #include <linux/of.h>
11 #include <linux/of_device.h>
12 #include <linux/platform_device.h>
13 #include <soc/qcom/cmd-db.h>
14 #include <soc/qcom/rpmh.h>
15 #include <soc/qcom/tcs.h>
16
17 #include <dt-bindings/clock/qcom,rpmh.h>
18
19 #define CLK_RPMH_ARC_EN_OFFSET          0
20 #define CLK_RPMH_VRM_EN_OFFSET          4
21
22 /**
23  * struct bcm_db - Auxiliary data pertaining to each Bus Clock Manager(BCM)
24  * @unit: divisor used to convert Hz value to an RPMh msg
25  * @width: multiplier used to convert Hz value to an RPMh msg
26  * @vcd: virtual clock domain that this bcm belongs to
27  * @reserved: reserved to pad the struct
28  */
29 struct bcm_db {
30         __le32 unit;
31         __le16 width;
32         u8 vcd;
33         u8 reserved;
34 };
35
36 /**
37  * struct clk_rpmh - individual rpmh clock data structure
38  * @hw:                 handle between common and hardware-specific interfaces
39  * @res_name:           resource name for the rpmh clock
40  * @div:                clock divider to compute the clock rate
41  * @res_addr:           base address of the rpmh resource within the RPMh
42  * @res_on_val:         rpmh clock enable value
43  * @state:              rpmh clock requested state
44  * @aggr_state:         rpmh clock aggregated state
45  * @last_sent_aggr_state: rpmh clock last aggr state sent to RPMh
46  * @valid_state_mask:   mask to determine the state of the rpmh clock
47  * @unit:               divisor to convert rate to rpmh msg in magnitudes of Khz
48  * @dev:                device to which it is attached
49  * @peer:               pointer to the clock rpmh sibling
50  */
51 struct clk_rpmh {
52         struct clk_hw hw;
53         const char *res_name;
54         u8 div;
55         u32 res_addr;
56         u32 res_on_val;
57         u32 state;
58         u32 aggr_state;
59         u32 last_sent_aggr_state;
60         u32 valid_state_mask;
61         u32 unit;
62         struct device *dev;
63         struct clk_rpmh *peer;
64 };
65
66 struct clk_rpmh_desc {
67         struct clk_hw **clks;
68         size_t num_clks;
69 };
70
71 static DEFINE_MUTEX(rpmh_clk_lock);
72
73 #define __DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name,    \
74                           _res_en_offset, _res_on, _div)                \
75         static struct clk_rpmh _platform##_##_name_active;              \
76         static struct clk_rpmh _platform##_##_name = {                  \
77                 .res_name = _res_name,                                  \
78                 .res_addr = _res_en_offset,                             \
79                 .res_on_val = _res_on,                                  \
80                 .div = _div,                                            \
81                 .peer = &_platform##_##_name_active,                    \
82                 .valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) |        \
83                                       BIT(RPMH_ACTIVE_ONLY_STATE) |     \
84                                       BIT(RPMH_SLEEP_STATE)),           \
85                 .hw.init = &(struct clk_init_data){                     \
86                         .ops = &clk_rpmh_ops,                           \
87                         .name = #_name,                                 \
88                         .parent_data =  &(const struct clk_parent_data){ \
89                                         .fw_name = "xo",                \
90                                         .name = "xo_board",             \
91                         },                                              \
92                         .num_parents = 1,                               \
93                 },                                                      \
94         };                                                              \
95         static struct clk_rpmh _platform##_##_name_active = {           \
96                 .res_name = _res_name,                                  \
97                 .res_addr = _res_en_offset,                             \
98                 .res_on_val = _res_on,                                  \
99                 .div = _div,                                            \
100                 .peer = &_platform##_##_name,                           \
101                 .valid_state_mask = (BIT(RPMH_WAKE_ONLY_STATE) |        \
102                                         BIT(RPMH_ACTIVE_ONLY_STATE)),   \
103                 .hw.init = &(struct clk_init_data){                     \
104                         .ops = &clk_rpmh_ops,                           \
105                         .name = #_name_active,                          \
106                         .parent_data =  &(const struct clk_parent_data){ \
107                                         .fw_name = "xo",                \
108                                         .name = "xo_board",             \
109                         },                                              \
110                         .num_parents = 1,                               \
111                 },                                                      \
112         }
113
114 #define DEFINE_CLK_RPMH_ARC(_platform, _name, _name_active, _res_name,  \
115                             _res_on, _div)                              \
116         __DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name,    \
117                           CLK_RPMH_ARC_EN_OFFSET, _res_on, _div)
118
119 #define DEFINE_CLK_RPMH_VRM(_platform, _name, _name_active, _res_name,  \
120                                 _div)                                   \
121         __DEFINE_CLK_RPMH(_platform, _name, _name_active, _res_name,    \
122                           CLK_RPMH_VRM_EN_OFFSET, 1, _div)
123
124 #define DEFINE_CLK_RPMH_BCM(_platform, _name, _res_name)                \
125         static struct clk_rpmh _platform##_##_name = {                  \
126                 .res_name = _res_name,                                  \
127                 .valid_state_mask = BIT(RPMH_ACTIVE_ONLY_STATE),        \
128                 .div = 1,                                               \
129                 .hw.init = &(struct clk_init_data){                     \
130                         .ops = &clk_rpmh_bcm_ops,                       \
131                         .name = #_name,                                 \
132                 },                                                      \
133         }
134
135 static inline struct clk_rpmh *to_clk_rpmh(struct clk_hw *_hw)
136 {
137         return container_of(_hw, struct clk_rpmh, hw);
138 }
139
140 static inline bool has_state_changed(struct clk_rpmh *c, u32 state)
141 {
142         return (c->last_sent_aggr_state & BIT(state))
143                 != (c->aggr_state & BIT(state));
144 }
145
146 static int clk_rpmh_send(struct clk_rpmh *c, enum rpmh_state state,
147                          struct tcs_cmd *cmd, bool wait)
148 {
149         if (wait)
150                 return rpmh_write(c->dev, state, cmd, 1);
151
152         return rpmh_write_async(c->dev, state, cmd, 1);
153 }
154
155 static int clk_rpmh_send_aggregate_command(struct clk_rpmh *c)
156 {
157         struct tcs_cmd cmd = { 0 };
158         u32 cmd_state, on_val;
159         enum rpmh_state state = RPMH_SLEEP_STATE;
160         int ret;
161         bool wait;
162
163         cmd.addr = c->res_addr;
164         cmd_state = c->aggr_state;
165         on_val = c->res_on_val;
166
167         for (; state <= RPMH_ACTIVE_ONLY_STATE; state++) {
168                 if (has_state_changed(c, state)) {
169                         if (cmd_state & BIT(state))
170                                 cmd.data = on_val;
171
172                         wait = cmd_state && state == RPMH_ACTIVE_ONLY_STATE;
173                         ret = clk_rpmh_send(c, state, &cmd, wait);
174                         if (ret) {
175                                 dev_err(c->dev, "set %s state of %s failed: (%d)\n",
176                                         !state ? "sleep" :
177                                         state == RPMH_WAKE_ONLY_STATE   ?
178                                         "wake" : "active", c->res_name, ret);
179                                 return ret;
180                         }
181                 }
182         }
183
184         c->last_sent_aggr_state = c->aggr_state;
185         c->peer->last_sent_aggr_state =  c->last_sent_aggr_state;
186
187         return 0;
188 }
189
190 /*
191  * Update state and aggregate state values based on enable value.
192  */
193 static int clk_rpmh_aggregate_state_send_command(struct clk_rpmh *c,
194                                                 bool enable)
195 {
196         int ret;
197
198         /* Nothing required to be done if already off or on */
199         if (enable == c->state)
200                 return 0;
201
202         c->state = enable ? c->valid_state_mask : 0;
203         c->aggr_state = c->state | c->peer->state;
204         c->peer->aggr_state = c->aggr_state;
205
206         ret = clk_rpmh_send_aggregate_command(c);
207         if (!ret)
208                 return 0;
209
210         if (ret && enable)
211                 c->state = 0;
212         else if (ret)
213                 c->state = c->valid_state_mask;
214
215         WARN(1, "clk: %s failed to %s\n", c->res_name,
216              enable ? "enable" : "disable");
217         return ret;
218 }
219
220 static int clk_rpmh_prepare(struct clk_hw *hw)
221 {
222         struct clk_rpmh *c = to_clk_rpmh(hw);
223         int ret = 0;
224
225         mutex_lock(&rpmh_clk_lock);
226         ret = clk_rpmh_aggregate_state_send_command(c, true);
227         mutex_unlock(&rpmh_clk_lock);
228
229         return ret;
230 }
231
232 static void clk_rpmh_unprepare(struct clk_hw *hw)
233 {
234         struct clk_rpmh *c = to_clk_rpmh(hw);
235
236         mutex_lock(&rpmh_clk_lock);
237         clk_rpmh_aggregate_state_send_command(c, false);
238         mutex_unlock(&rpmh_clk_lock);
239 };
240
241 static unsigned long clk_rpmh_recalc_rate(struct clk_hw *hw,
242                                         unsigned long prate)
243 {
244         struct clk_rpmh *r = to_clk_rpmh(hw);
245
246         /*
247          * RPMh clocks have a fixed rate. Return static rate.
248          */
249         return prate / r->div;
250 }
251
252 static const struct clk_ops clk_rpmh_ops = {
253         .prepare        = clk_rpmh_prepare,
254         .unprepare      = clk_rpmh_unprepare,
255         .recalc_rate    = clk_rpmh_recalc_rate,
256 };
257
258 static int clk_rpmh_bcm_send_cmd(struct clk_rpmh *c, bool enable)
259 {
260         struct tcs_cmd cmd = { 0 };
261         u32 cmd_state;
262         int ret = 0;
263
264         mutex_lock(&rpmh_clk_lock);
265         if (enable) {
266                 cmd_state = 1;
267                 if (c->aggr_state)
268                         cmd_state = c->aggr_state;
269         } else {
270                 cmd_state = 0;
271         }
272
273         if (c->last_sent_aggr_state != cmd_state) {
274                 cmd.addr = c->res_addr;
275                 cmd.data = BCM_TCS_CMD(1, enable, 0, cmd_state);
276
277                 ret = clk_rpmh_send(c, RPMH_ACTIVE_ONLY_STATE, &cmd, enable);
278                 if (ret) {
279                         dev_err(c->dev, "set active state of %s failed: (%d)\n",
280                                 c->res_name, ret);
281                 } else {
282                         c->last_sent_aggr_state = cmd_state;
283                 }
284         }
285
286         mutex_unlock(&rpmh_clk_lock);
287
288         return ret;
289 }
290
291 static int clk_rpmh_bcm_prepare(struct clk_hw *hw)
292 {
293         struct clk_rpmh *c = to_clk_rpmh(hw);
294
295         return clk_rpmh_bcm_send_cmd(c, true);
296 }
297
298 static void clk_rpmh_bcm_unprepare(struct clk_hw *hw)
299 {
300         struct clk_rpmh *c = to_clk_rpmh(hw);
301
302         clk_rpmh_bcm_send_cmd(c, false);
303 }
304
305 static int clk_rpmh_bcm_set_rate(struct clk_hw *hw, unsigned long rate,
306                                  unsigned long parent_rate)
307 {
308         struct clk_rpmh *c = to_clk_rpmh(hw);
309
310         c->aggr_state = rate / c->unit;
311         /*
312          * Since any non-zero value sent to hw would result in enabling the
313          * clock, only send the value if the clock has already been prepared.
314          */
315         if (clk_hw_is_prepared(hw))
316                 clk_rpmh_bcm_send_cmd(c, true);
317
318         return 0;
319 }
320
321 static long clk_rpmh_round_rate(struct clk_hw *hw, unsigned long rate,
322                                 unsigned long *parent_rate)
323 {
324         return rate;
325 }
326
327 static unsigned long clk_rpmh_bcm_recalc_rate(struct clk_hw *hw,
328                                         unsigned long prate)
329 {
330         struct clk_rpmh *c = to_clk_rpmh(hw);
331
332         return c->aggr_state * c->unit;
333 }
334
335 static const struct clk_ops clk_rpmh_bcm_ops = {
336         .prepare        = clk_rpmh_bcm_prepare,
337         .unprepare      = clk_rpmh_bcm_unprepare,
338         .set_rate       = clk_rpmh_bcm_set_rate,
339         .round_rate     = clk_rpmh_round_rate,
340         .recalc_rate    = clk_rpmh_bcm_recalc_rate,
341 };
342
343 /* Resource name must match resource id present in cmd-db */
344 DEFINE_CLK_RPMH_ARC(sdm845, bi_tcxo, bi_tcxo_ao, "xo.lvl", 0x3, 2);
345 DEFINE_CLK_RPMH_VRM(sdm845, ln_bb_clk2, ln_bb_clk2_ao, "lnbclka2", 2);
346 DEFINE_CLK_RPMH_VRM(sdm845, ln_bb_clk3, ln_bb_clk3_ao, "lnbclka3", 2);
347 DEFINE_CLK_RPMH_VRM(sdm845, rf_clk1, rf_clk1_ao, "rfclka1", 1);
348 DEFINE_CLK_RPMH_VRM(sdm845, rf_clk2, rf_clk2_ao, "rfclka2", 1);
349 DEFINE_CLK_RPMH_VRM(sdm845, rf_clk3, rf_clk3_ao, "rfclka3", 1);
350 DEFINE_CLK_RPMH_VRM(sm8150, rf_clk3, rf_clk3_ao, "rfclka3", 1);
351 DEFINE_CLK_RPMH_VRM(sc8180x, rf_clk1, rf_clk1_ao, "rfclkd1", 1);
352 DEFINE_CLK_RPMH_VRM(sc8180x, rf_clk2, rf_clk2_ao, "rfclkd2", 1);
353 DEFINE_CLK_RPMH_VRM(sc8180x, rf_clk3, rf_clk3_ao, "rfclkd3", 1);
354 DEFINE_CLK_RPMH_VRM(sc8180x, rf_clk4, rf_clk4_ao, "rfclkd4", 1);
355 DEFINE_CLK_RPMH_BCM(sdm845, ipa, "IP0");
356 DEFINE_CLK_RPMH_BCM(sdm845, ce, "CE0");
357
358 static struct clk_hw *sdm845_rpmh_clocks[] = {
359         [RPMH_CXO_CLK]          = &sdm845_bi_tcxo.hw,
360         [RPMH_CXO_CLK_A]        = &sdm845_bi_tcxo_ao.hw,
361         [RPMH_LN_BB_CLK2]       = &sdm845_ln_bb_clk2.hw,
362         [RPMH_LN_BB_CLK2_A]     = &sdm845_ln_bb_clk2_ao.hw,
363         [RPMH_LN_BB_CLK3]       = &sdm845_ln_bb_clk3.hw,
364         [RPMH_LN_BB_CLK3_A]     = &sdm845_ln_bb_clk3_ao.hw,
365         [RPMH_RF_CLK1]          = &sdm845_rf_clk1.hw,
366         [RPMH_RF_CLK1_A]        = &sdm845_rf_clk1_ao.hw,
367         [RPMH_RF_CLK2]          = &sdm845_rf_clk2.hw,
368         [RPMH_RF_CLK2_A]        = &sdm845_rf_clk2_ao.hw,
369         [RPMH_RF_CLK3]          = &sdm845_rf_clk3.hw,
370         [RPMH_RF_CLK3_A]        = &sdm845_rf_clk3_ao.hw,
371         [RPMH_IPA_CLK]          = &sdm845_ipa.hw,
372         [RPMH_CE_CLK]           = &sdm845_ce.hw,
373 };
374
375 static const struct clk_rpmh_desc clk_rpmh_sdm845 = {
376         .clks = sdm845_rpmh_clocks,
377         .num_clks = ARRAY_SIZE(sdm845_rpmh_clocks),
378 };
379
380 DEFINE_CLK_RPMH_VRM(sdx55, rf_clk1, rf_clk1_ao, "rfclkd1", 1);
381 DEFINE_CLK_RPMH_VRM(sdx55, rf_clk2, rf_clk2_ao, "rfclkd2", 1);
382 DEFINE_CLK_RPMH_BCM(sdx55, qpic_clk, "QP0");
383
384 static struct clk_hw *sdx55_rpmh_clocks[] = {
385         [RPMH_CXO_CLK]          = &sdm845_bi_tcxo.hw,
386         [RPMH_CXO_CLK_A]        = &sdm845_bi_tcxo_ao.hw,
387         [RPMH_RF_CLK1]          = &sdx55_rf_clk1.hw,
388         [RPMH_RF_CLK1_A]        = &sdx55_rf_clk1_ao.hw,
389         [RPMH_RF_CLK2]          = &sdx55_rf_clk2.hw,
390         [RPMH_RF_CLK2_A]        = &sdx55_rf_clk2_ao.hw,
391         [RPMH_QPIC_CLK]         = &sdx55_qpic_clk.hw,
392 };
393
394 static const struct clk_rpmh_desc clk_rpmh_sdx55 = {
395         .clks = sdx55_rpmh_clocks,
396         .num_clks = ARRAY_SIZE(sdx55_rpmh_clocks),
397 };
398
399 static struct clk_hw *sm8150_rpmh_clocks[] = {
400         [RPMH_CXO_CLK]          = &sdm845_bi_tcxo.hw,
401         [RPMH_CXO_CLK_A]        = &sdm845_bi_tcxo_ao.hw,
402         [RPMH_LN_BB_CLK2]       = &sdm845_ln_bb_clk2.hw,
403         [RPMH_LN_BB_CLK2_A]     = &sdm845_ln_bb_clk2_ao.hw,
404         [RPMH_LN_BB_CLK3]       = &sdm845_ln_bb_clk3.hw,
405         [RPMH_LN_BB_CLK3_A]     = &sdm845_ln_bb_clk3_ao.hw,
406         [RPMH_RF_CLK1]          = &sdm845_rf_clk1.hw,
407         [RPMH_RF_CLK1_A]        = &sdm845_rf_clk1_ao.hw,
408         [RPMH_RF_CLK2]          = &sdm845_rf_clk2.hw,
409         [RPMH_RF_CLK2_A]        = &sdm845_rf_clk2_ao.hw,
410         [RPMH_RF_CLK3]          = &sdm845_rf_clk3.hw,
411         [RPMH_RF_CLK3_A]        = &sdm845_rf_clk3_ao.hw,
412 };
413
414 static const struct clk_rpmh_desc clk_rpmh_sm8150 = {
415         .clks = sm8150_rpmh_clocks,
416         .num_clks = ARRAY_SIZE(sm8150_rpmh_clocks),
417 };
418
419 static struct clk_hw *sc7180_rpmh_clocks[] = {
420         [RPMH_CXO_CLK]          = &sdm845_bi_tcxo.hw,
421         [RPMH_CXO_CLK_A]        = &sdm845_bi_tcxo_ao.hw,
422         [RPMH_LN_BB_CLK2]       = &sdm845_ln_bb_clk2.hw,
423         [RPMH_LN_BB_CLK2_A]     = &sdm845_ln_bb_clk2_ao.hw,
424         [RPMH_LN_BB_CLK3]       = &sdm845_ln_bb_clk3.hw,
425         [RPMH_LN_BB_CLK3_A]     = &sdm845_ln_bb_clk3_ao.hw,
426         [RPMH_RF_CLK1]          = &sdm845_rf_clk1.hw,
427         [RPMH_RF_CLK1_A]        = &sdm845_rf_clk1_ao.hw,
428         [RPMH_RF_CLK2]          = &sdm845_rf_clk2.hw,
429         [RPMH_RF_CLK2_A]        = &sdm845_rf_clk2_ao.hw,
430         [RPMH_IPA_CLK]          = &sdm845_ipa.hw,
431 };
432
433 static const struct clk_rpmh_desc clk_rpmh_sc7180 = {
434         .clks = sc7180_rpmh_clocks,
435         .num_clks = ARRAY_SIZE(sc7180_rpmh_clocks),
436 };
437
438 static struct clk_hw *sc8180x_rpmh_clocks[] = {
439         [RPMH_CXO_CLK]          = &sdm845_bi_tcxo.hw,
440         [RPMH_CXO_CLK_A]        = &sdm845_bi_tcxo_ao.hw,
441         [RPMH_LN_BB_CLK2]       = &sdm845_ln_bb_clk2.hw,
442         [RPMH_LN_BB_CLK2_A]     = &sdm845_ln_bb_clk2_ao.hw,
443         [RPMH_LN_BB_CLK3]       = &sdm845_ln_bb_clk3.hw,
444         [RPMH_LN_BB_CLK3_A]     = &sdm845_ln_bb_clk3_ao.hw,
445         [RPMH_RF_CLK1]          = &sc8180x_rf_clk1.hw,
446         [RPMH_RF_CLK1_A]        = &sc8180x_rf_clk1_ao.hw,
447         [RPMH_RF_CLK2]          = &sc8180x_rf_clk2.hw,
448         [RPMH_RF_CLK2_A]        = &sc8180x_rf_clk2_ao.hw,
449         [RPMH_RF_CLK3]          = &sc8180x_rf_clk3.hw,
450         [RPMH_RF_CLK3_A]        = &sc8180x_rf_clk3_ao.hw,
451 };
452
453 static const struct clk_rpmh_desc clk_rpmh_sc8180x = {
454         .clks = sc8180x_rpmh_clocks,
455         .num_clks = ARRAY_SIZE(sc8180x_rpmh_clocks),
456 };
457
458 DEFINE_CLK_RPMH_VRM(sm8250, ln_bb_clk1, ln_bb_clk1_ao, "lnbclka1", 2);
459
460 static struct clk_hw *sm8250_rpmh_clocks[] = {
461         [RPMH_CXO_CLK]          = &sdm845_bi_tcxo.hw,
462         [RPMH_CXO_CLK_A]        = &sdm845_bi_tcxo_ao.hw,
463         [RPMH_LN_BB_CLK1]       = &sm8250_ln_bb_clk1.hw,
464         [RPMH_LN_BB_CLK1_A]     = &sm8250_ln_bb_clk1_ao.hw,
465         [RPMH_LN_BB_CLK2]       = &sdm845_ln_bb_clk2.hw,
466         [RPMH_LN_BB_CLK2_A]     = &sdm845_ln_bb_clk2_ao.hw,
467         [RPMH_LN_BB_CLK3]       = &sdm845_ln_bb_clk3.hw,
468         [RPMH_LN_BB_CLK3_A]     = &sdm845_ln_bb_clk3_ao.hw,
469         [RPMH_RF_CLK1]          = &sdm845_rf_clk1.hw,
470         [RPMH_RF_CLK1_A]        = &sdm845_rf_clk1_ao.hw,
471         [RPMH_RF_CLK3]          = &sdm845_rf_clk3.hw,
472         [RPMH_RF_CLK3_A]        = &sdm845_rf_clk3_ao.hw,
473 };
474
475 static const struct clk_rpmh_desc clk_rpmh_sm8250 = {
476         .clks = sm8250_rpmh_clocks,
477         .num_clks = ARRAY_SIZE(sm8250_rpmh_clocks),
478 };
479
480 DEFINE_CLK_RPMH_VRM(sm8350, div_clk1, div_clk1_ao, "divclka1", 2);
481 DEFINE_CLK_RPMH_VRM(sm8350, rf_clk4, rf_clk4_ao, "rfclka4", 1);
482 DEFINE_CLK_RPMH_VRM(sm8350, rf_clk5, rf_clk5_ao, "rfclka5", 1);
483 DEFINE_CLK_RPMH_BCM(sm8350, pka, "PKA0");
484 DEFINE_CLK_RPMH_BCM(sm8350, hwkm, "HK0");
485
486 static struct clk_hw *sm8350_rpmh_clocks[] = {
487         [RPMH_CXO_CLK]          = &sdm845_bi_tcxo.hw,
488         [RPMH_CXO_CLK_A]        = &sdm845_bi_tcxo_ao.hw,
489         [RPMH_DIV_CLK1]         = &sm8350_div_clk1.hw,
490         [RPMH_DIV_CLK1_A]       = &sm8350_div_clk1_ao.hw,
491         [RPMH_LN_BB_CLK1]       = &sm8250_ln_bb_clk1.hw,
492         [RPMH_LN_BB_CLK1_A]     = &sm8250_ln_bb_clk1_ao.hw,
493         [RPMH_LN_BB_CLK2]       = &sdm845_ln_bb_clk2.hw,
494         [RPMH_LN_BB_CLK2_A]     = &sdm845_ln_bb_clk2_ao.hw,
495         [RPMH_RF_CLK1]          = &sdm845_rf_clk1.hw,
496         [RPMH_RF_CLK1_A]        = &sdm845_rf_clk1_ao.hw,
497         [RPMH_RF_CLK3]          = &sdm845_rf_clk3.hw,
498         [RPMH_RF_CLK3_A]        = &sdm845_rf_clk3_ao.hw,
499         [RPMH_RF_CLK4]          = &sm8350_rf_clk4.hw,
500         [RPMH_RF_CLK4_A]        = &sm8350_rf_clk4_ao.hw,
501         [RPMH_RF_CLK5]          = &sm8350_rf_clk5.hw,
502         [RPMH_RF_CLK5_A]        = &sm8350_rf_clk5_ao.hw,
503         [RPMH_IPA_CLK]          = &sdm845_ipa.hw,
504         [RPMH_PKA_CLK]          = &sm8350_pka.hw,
505         [RPMH_HWKM_CLK]         = &sm8350_hwkm.hw,
506 };
507
508 static const struct clk_rpmh_desc clk_rpmh_sm8350 = {
509         .clks = sm8350_rpmh_clocks,
510         .num_clks = ARRAY_SIZE(sm8350_rpmh_clocks),
511 };
512
513 static struct clk_hw *sc7280_rpmh_clocks[] = {
514         [RPMH_CXO_CLK]      = &sdm845_bi_tcxo.hw,
515         [RPMH_CXO_CLK_A]    = &sdm845_bi_tcxo_ao.hw,
516         [RPMH_LN_BB_CLK2]   = &sdm845_ln_bb_clk2.hw,
517         [RPMH_LN_BB_CLK2_A] = &sdm845_ln_bb_clk2_ao.hw,
518         [RPMH_RF_CLK1]      = &sdm845_rf_clk1.hw,
519         [RPMH_RF_CLK1_A]    = &sdm845_rf_clk1_ao.hw,
520         [RPMH_RF_CLK3]      = &sdm845_rf_clk3.hw,
521         [RPMH_RF_CLK3_A]    = &sdm845_rf_clk3_ao.hw,
522         [RPMH_RF_CLK4]      = &sm8350_rf_clk4.hw,
523         [RPMH_RF_CLK4_A]    = &sm8350_rf_clk4_ao.hw,
524         [RPMH_IPA_CLK]      = &sdm845_ipa.hw,
525         [RPMH_PKA_CLK]      = &sm8350_pka.hw,
526         [RPMH_HWKM_CLK]     = &sm8350_hwkm.hw,
527 };
528
529 static const struct clk_rpmh_desc clk_rpmh_sc7280 = {
530         .clks = sc7280_rpmh_clocks,
531         .num_clks = ARRAY_SIZE(sc7280_rpmh_clocks),
532 };
533
534 static struct clk_hw *of_clk_rpmh_hw_get(struct of_phandle_args *clkspec,
535                                          void *data)
536 {
537         struct clk_rpmh_desc *rpmh = data;
538         unsigned int idx = clkspec->args[0];
539
540         if (idx >= rpmh->num_clks) {
541                 pr_err("%s: invalid index %u\n", __func__, idx);
542                 return ERR_PTR(-EINVAL);
543         }
544
545         return rpmh->clks[idx];
546 }
547
548 static int clk_rpmh_probe(struct platform_device *pdev)
549 {
550         struct clk_hw **hw_clks;
551         struct clk_rpmh *rpmh_clk;
552         const struct clk_rpmh_desc *desc;
553         int ret, i;
554
555         desc = of_device_get_match_data(&pdev->dev);
556         if (!desc)
557                 return -ENODEV;
558
559         hw_clks = desc->clks;
560
561         for (i = 0; i < desc->num_clks; i++) {
562                 const char *name;
563                 u32 res_addr;
564                 size_t aux_data_len;
565                 const struct bcm_db *data;
566
567                 if (!hw_clks[i])
568                         continue;
569
570                 name = hw_clks[i]->init->name;
571
572                 rpmh_clk = to_clk_rpmh(hw_clks[i]);
573                 res_addr = cmd_db_read_addr(rpmh_clk->res_name);
574                 if (!res_addr) {
575                         dev_err(&pdev->dev, "missing RPMh resource address for %s\n",
576                                 rpmh_clk->res_name);
577                         return -ENODEV;
578                 }
579
580                 data = cmd_db_read_aux_data(rpmh_clk->res_name, &aux_data_len);
581                 if (IS_ERR(data)) {
582                         ret = PTR_ERR(data);
583                         dev_err(&pdev->dev,
584                                 "error reading RPMh aux data for %s (%d)\n",
585                                 rpmh_clk->res_name, ret);
586                         return ret;
587                 }
588
589                 /* Convert unit from Khz to Hz */
590                 if (aux_data_len == sizeof(*data))
591                         rpmh_clk->unit = le32_to_cpu(data->unit) * 1000ULL;
592
593                 rpmh_clk->res_addr += res_addr;
594                 rpmh_clk->dev = &pdev->dev;
595
596                 ret = devm_clk_hw_register(&pdev->dev, hw_clks[i]);
597                 if (ret) {
598                         dev_err(&pdev->dev, "failed to register %s\n", name);
599                         return ret;
600                 }
601         }
602
603         /* typecast to silence compiler warning */
604         ret = devm_of_clk_add_hw_provider(&pdev->dev, of_clk_rpmh_hw_get,
605                                           (void *)desc);
606         if (ret) {
607                 dev_err(&pdev->dev, "Failed to add clock provider\n");
608                 return ret;
609         }
610
611         dev_dbg(&pdev->dev, "Registered RPMh clocks\n");
612
613         return 0;
614 }
615
616 static const struct of_device_id clk_rpmh_match_table[] = {
617         { .compatible = "qcom,sc7180-rpmh-clk", .data = &clk_rpmh_sc7180},
618         { .compatible = "qcom,sc8180x-rpmh-clk", .data = &clk_rpmh_sc8180x},
619         { .compatible = "qcom,sdm845-rpmh-clk", .data = &clk_rpmh_sdm845},
620         { .compatible = "qcom,sdx55-rpmh-clk",  .data = &clk_rpmh_sdx55},
621         { .compatible = "qcom,sm8150-rpmh-clk", .data = &clk_rpmh_sm8150},
622         { .compatible = "qcom,sm8250-rpmh-clk", .data = &clk_rpmh_sm8250},
623         { .compatible = "qcom,sm8350-rpmh-clk", .data = &clk_rpmh_sm8350},
624         { .compatible = "qcom,sc7280-rpmh-clk", .data = &clk_rpmh_sc7280},
625         { }
626 };
627 MODULE_DEVICE_TABLE(of, clk_rpmh_match_table);
628
629 static struct platform_driver clk_rpmh_driver = {
630         .probe          = clk_rpmh_probe,
631         .driver         = {
632                 .name   = "clk-rpmh",
633                 .of_match_table = clk_rpmh_match_table,
634         },
635 };
636
637 static int __init clk_rpmh_init(void)
638 {
639         return platform_driver_register(&clk_rpmh_driver);
640 }
641 core_initcall(clk_rpmh_init);
642
643 static void __exit clk_rpmh_exit(void)
644 {
645         platform_driver_unregister(&clk_rpmh_driver);
646 }
647 module_exit(clk_rpmh_exit);
648
649 MODULE_DESCRIPTION("QCOM RPMh Clock Driver");
650 MODULE_LICENSE("GPL v2");