2 * Copyright (c) 2014 MediaTek Inc.
3 * Author: James Liao <jamesjj.liao@mediatek.com>
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
16 #include <linux/of_address.h>
17 #include <linux/slab.h>
18 #include <linux/mfd/syscon.h>
19 #include <dt-bindings/clock/mt8135-clk.h>
24 static DEFINE_SPINLOCK(mt8135_clk_lock);
26 static const struct mtk_fixed_factor root_clk_alias[] __initconst = {
27 FACTOR(CLK_TOP_DSI0_LNTC_DSICLK, "dsi0_lntc_dsiclk", "clk_null", 1, 1),
28 FACTOR(CLK_TOP_HDMITX_CLKDIG_CTS, "hdmitx_clkdig_cts", "clk_null", 1, 1),
29 FACTOR(CLK_TOP_CLKPH_MCK, "clkph_mck", "clk_null", 1, 1),
30 FACTOR(CLK_TOP_CPUM_TCK_IN, "cpum_tck_in", "clk_null", 1, 1),
33 static const struct mtk_fixed_factor top_divs[] __initconst = {
34 FACTOR(CLK_TOP_MAINPLL_806M, "mainpll_806m", "mainpll", 1, 2),
35 FACTOR(CLK_TOP_MAINPLL_537P3M, "mainpll_537p3m", "mainpll", 1, 3),
36 FACTOR(CLK_TOP_MAINPLL_322P4M, "mainpll_322p4m", "mainpll", 1, 5),
37 FACTOR(CLK_TOP_MAINPLL_230P3M, "mainpll_230p3m", "mainpll", 1, 7),
39 FACTOR(CLK_TOP_UNIVPLL_624M, "univpll_624m", "univpll", 1, 2),
40 FACTOR(CLK_TOP_UNIVPLL_416M, "univpll_416m", "univpll", 1, 3),
41 FACTOR(CLK_TOP_UNIVPLL_249P6M, "univpll_249p6m", "univpll", 1, 5),
42 FACTOR(CLK_TOP_UNIVPLL_178P3M, "univpll_178p3m", "univpll", 1, 7),
43 FACTOR(CLK_TOP_UNIVPLL_48M, "univpll_48m", "univpll", 1, 26),
45 FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
46 FACTOR(CLK_TOP_MMPLL_D3, "mmpll_d3", "mmpll", 1, 3),
47 FACTOR(CLK_TOP_MMPLL_D5, "mmpll_d5", "mmpll", 1, 5),
48 FACTOR(CLK_TOP_MMPLL_D7, "mmpll_d7", "mmpll", 1, 7),
49 FACTOR(CLK_TOP_MMPLL_D4, "mmpll_d4", "mmpll_d2", 1, 2),
50 FACTOR(CLK_TOP_MMPLL_D6, "mmpll_d6", "mmpll_d3", 1, 2),
52 FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll_806m", 1, 1),
53 FACTOR(CLK_TOP_SYSPLL_D4, "syspll_d4", "mainpll_806m", 1, 2),
54 FACTOR(CLK_TOP_SYSPLL_D6, "syspll_d6", "mainpll_806m", 1, 3),
55 FACTOR(CLK_TOP_SYSPLL_D8, "syspll_d8", "mainpll_806m", 1, 4),
56 FACTOR(CLK_TOP_SYSPLL_D10, "syspll_d10", "mainpll_806m", 1, 5),
57 FACTOR(CLK_TOP_SYSPLL_D12, "syspll_d12", "mainpll_806m", 1, 6),
58 FACTOR(CLK_TOP_SYSPLL_D16, "syspll_d16", "mainpll_806m", 1, 8),
59 FACTOR(CLK_TOP_SYSPLL_D24, "syspll_d24", "mainpll_806m", 1, 12),
61 FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll_537p3m", 1, 1),
63 FACTOR(CLK_TOP_SYSPLL_D2P5, "syspll_d2p5", "mainpll_322p4m", 2, 1),
64 FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll_322p4m", 1, 1),
66 FACTOR(CLK_TOP_SYSPLL_D3P5, "syspll_d3p5", "mainpll_230p3m", 2, 1),
68 FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_624m", 1, 2),
69 FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_624m", 1, 4),
70 FACTOR(CLK_TOP_UNIVPLL1_D6, "univpll1_d6", "univpll_624m", 1, 6),
71 FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_624m", 1, 8),
72 FACTOR(CLK_TOP_UNIVPLL1_D10, "univpll1_d10", "univpll_624m", 1, 10),
74 FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_416m", 1, 2),
75 FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_416m", 1, 4),
76 FACTOR(CLK_TOP_UNIVPLL2_D6, "univpll2_d6", "univpll_416m", 1, 6),
77 FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_416m", 1, 8),
79 FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll_416m", 1, 1),
80 FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll_249p6m", 1, 1),
81 FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll_178p3m", 1, 1),
82 FACTOR(CLK_TOP_UNIVPLL_D10, "univpll_d10", "univpll_249p6m", 1, 2),
83 FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll_48m", 1, 1),
85 FACTOR(CLK_TOP_APLL, "apll_ck", "audpll", 1, 1),
86 FACTOR(CLK_TOP_APLL_D4, "apll_d4", "audpll", 1, 4),
87 FACTOR(CLK_TOP_APLL_D8, "apll_d8", "audpll", 1, 8),
88 FACTOR(CLK_TOP_APLL_D16, "apll_d16", "audpll", 1, 16),
89 FACTOR(CLK_TOP_APLL_D24, "apll_d24", "audpll", 1, 24),
91 FACTOR(CLK_TOP_LVDSPLL_D2, "lvdspll_d2", "lvdspll", 1, 2),
92 FACTOR(CLK_TOP_LVDSPLL_D4, "lvdspll_d4", "lvdspll", 1, 4),
93 FACTOR(CLK_TOP_LVDSPLL_D8, "lvdspll_d8", "lvdspll", 1, 8),
95 FACTOR(CLK_TOP_LVDSTX_CLKDIG_CT, "lvdstx_clkdig_cts", "lvdspll", 1, 1),
96 FACTOR(CLK_TOP_VPLL_DPIX, "vpll_dpix_ck", "lvdspll", 1, 1),
98 FACTOR(CLK_TOP_TVHDMI_H, "tvhdmi_h_ck", "tvdpll", 1, 1),
100 FACTOR(CLK_TOP_HDMITX_CLKDIG_D2, "hdmitx_clkdig_d2", "hdmitx_clkdig_cts", 1, 2),
101 FACTOR(CLK_TOP_HDMITX_CLKDIG_D3, "hdmitx_clkdig_d3", "hdmitx_clkdig_cts", 1, 3),
103 FACTOR(CLK_TOP_TVHDMI_D2, "tvhdmi_d2", "tvhdmi_h_ck", 1, 2),
104 FACTOR(CLK_TOP_TVHDMI_D4, "tvhdmi_d4", "tvhdmi_h_ck", 1, 4),
106 FACTOR(CLK_TOP_MEMPLL_MCK_D4, "mempll_mck_d4", "clkph_mck", 1, 4),
109 static const char * const axi_parents[] __initconst = {
119 static const char * const smi_parents[] __initconst = {
137 static const char * const mfg_parents[] __initconst = {
153 static const char * const irda_parents[] __initconst = {
159 static const char * const cam_parents[] __initconst = {
170 static const char * const aud_intbus_parents[] __initconst = {
176 static const char * const jpg_parents[] __initconst = {
186 static const char * const disp_parents[] __initconst = {
197 static const char * const msdc30_parents[] __initconst = {
206 static const char * const usb20_parents[] __initconst = {
212 static const char * const venc_parents[] __initconst = {
223 static const char * const spi_parents[] __initconst = {
232 static const char * const uart_parents[] __initconst = {
237 static const char * const mem_parents[] __initconst = {
242 static const char * const camtg_parents[] __initconst = {
250 static const char * const audio_parents[] __initconst = {
255 static const char * const fix_parents[] __initconst = {
266 static const char * const vdec_parents[] __initconst = {
285 static const char * const ddrphycfg_parents[] __initconst = {
291 static const char * const dpilvds_parents[] __initconst = {
299 static const char * const pmicspi_parents[] __initconst = {
310 static const char * const smi_mfg_as_parents[] __initconst = {
317 static const char * const gcpu_parents[] __initconst = {
325 static const char * const dpi1_parents[] __initconst = {
332 static const char * const cci_parents[] __initconst = {
341 static const char * const apll_parents[] __initconst = {
350 static const char * const hdmipll_parents[] __initconst = {
357 static const struct mtk_composite top_muxes[] __initconst = {
359 MUX_GATE(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
360 0x0140, 0, 3, INVALID_MUX_GATE_BIT),
361 MUX_GATE(CLK_TOP_SMI_SEL, "smi_sel", smi_parents, 0x0140, 8, 4, 15),
362 MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents, 0x0140, 16, 4, 23),
363 MUX_GATE(CLK_TOP_IRDA_SEL, "irda_sel", irda_parents, 0x0140, 24, 2, 31),
365 MUX_GATE(CLK_TOP_CAM_SEL, "cam_sel", cam_parents, 0x0144, 0, 3, 7),
366 MUX_GATE(CLK_TOP_AUD_INTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
368 MUX_GATE(CLK_TOP_JPG_SEL, "jpg_sel", jpg_parents, 0x0144, 16, 3, 23),
369 MUX_GATE(CLK_TOP_DISP_SEL, "disp_sel", disp_parents, 0x0144, 24, 3, 31),
371 MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents, 0x0148, 0, 3, 7),
372 MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents, 0x0148, 8, 3, 15),
373 MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents, 0x0148, 16, 3, 23),
374 MUX_GATE(CLK_TOP_MSDC30_4_SEL, "msdc30_4_sel", msdc30_parents, 0x0148, 24, 3, 31),
376 MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents, 0x014c, 0, 2, 7),
378 MUX_GATE(CLK_TOP_VENC_SEL, "venc_sel", venc_parents, 0x0150, 8, 3, 15),
379 MUX_GATE(CLK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x0150, 16, 3, 23),
380 MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents, 0x0150, 24, 2, 31),
382 MUX_GATE(CLK_TOP_MEM_SEL, "mem_sel", mem_parents, 0x0158, 0, 2, 7),
383 MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents, 0x0158, 8, 3, 15),
384 MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", audio_parents, 0x0158, 24, 2, 31),
386 MUX_GATE(CLK_TOP_FIX_SEL, "fix_sel", fix_parents, 0x015c, 0, 3, 7),
387 MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents, 0x015c, 8, 4, 15),
388 MUX_GATE(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel", ddrphycfg_parents,
390 MUX_GATE(CLK_TOP_DPILVDS_SEL, "dpilvds_sel", dpilvds_parents, 0x015c, 24, 3, 31),
392 MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents, 0x0164, 0, 3, 7),
393 MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents, 0x0164, 8, 3, 15),
394 MUX_GATE(CLK_TOP_SMI_MFG_AS_SEL, "smi_mfg_as_sel", smi_mfg_as_parents,
396 MUX_GATE(CLK_TOP_GCPU_SEL, "gcpu_sel", gcpu_parents, 0x0164, 24, 3, 31),
398 MUX_GATE(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents, 0x0168, 0, 2, 7),
399 MUX_GATE(CLK_TOP_CCI_SEL, "cci_sel", cci_parents, 0x0168, 8, 3, 15),
400 MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents, 0x0168, 16, 3, 23),
401 MUX_GATE(CLK_TOP_HDMIPLL_SEL, "hdmipll_sel", hdmipll_parents, 0x0168, 24, 2, 31),
404 static const struct mtk_gate_regs infra_cg_regs = {
410 #define GATE_ICG(_id, _name, _parent, _shift) { \
413 .parent_name = _parent, \
414 .regs = &infra_cg_regs, \
416 .ops = &mtk_clk_gate_ops_setclr, \
419 static const struct mtk_gate infra_clks[] __initconst = {
420 GATE_ICG(CLK_INFRA_PMIC_WRAP, "pmic_wrap_ck", "axi_sel", 23),
421 GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
422 GATE_ICG(CLK_INFRA_CCIF1_AP_CTRL, "ccif1_ap_ctrl", "axi_sel", 21),
423 GATE_ICG(CLK_INFRA_CCIF0_AP_CTRL, "ccif0_ap_ctrl", "axi_sel", 20),
424 GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
425 GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "cpum_tck_in", 15),
426 GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
427 GATE_ICG(CLK_INFRA_MFGAXI, "mfgaxi_ck", "axi_sel", 7),
428 GATE_ICG(CLK_INFRA_DEVAPC, "devapc_ck", "axi_sel", 6),
429 GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "aud_intbus_sel", 5),
430 GATE_ICG(CLK_INFRA_MFG_BUS, "mfg_bus_ck", "axi_sel", 2),
431 GATE_ICG(CLK_INFRA_SMI, "smi_ck", "smi_sel", 1),
432 GATE_ICG(CLK_INFRA_DBGCLK, "dbgclk_ck", "axi_sel", 0),
435 static const struct mtk_gate_regs peri0_cg_regs = {
441 static const struct mtk_gate_regs peri1_cg_regs = {
447 #define GATE_PERI0(_id, _name, _parent, _shift) { \
450 .parent_name = _parent, \
451 .regs = &peri0_cg_regs, \
453 .ops = &mtk_clk_gate_ops_setclr, \
456 #define GATE_PERI1(_id, _name, _parent, _shift) { \
459 .parent_name = _parent, \
460 .regs = &peri1_cg_regs, \
462 .ops = &mtk_clk_gate_ops_setclr, \
465 static const struct mtk_gate peri_gates[] __initconst = {
467 GATE_PERI0(CLK_PERI_I2C5, "i2c5_ck", "axi_sel", 31),
468 GATE_PERI0(CLK_PERI_I2C4, "i2c4_ck", "axi_sel", 30),
469 GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "axi_sel", 29),
470 GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 28),
471 GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 27),
472 GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 26),
473 GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 25),
474 GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 24),
475 GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 23),
476 GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 22),
477 GATE_PERI0(CLK_PERI_IRDA, "irda_ck", "irda_sel", 21),
478 GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 20),
479 GATE_PERI0(CLK_PERI_MD_HIF, "md_hif_ck", "axi_sel", 19),
480 GATE_PERI0(CLK_PERI_AP_HIF, "ap_hif_ck", "axi_sel", 18),
481 GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_4_sel", 17),
482 GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_3_sel", 16),
483 GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_2_sel", 15),
484 GATE_PERI0(CLK_PERI_MSDC20_2, "msdc20_2_ck", "msdc30_1_sel", 14),
485 GATE_PERI0(CLK_PERI_MSDC20_1, "msdc20_1_ck", "msdc30_0_sel", 13),
486 GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
487 GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
488 GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
489 GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
490 GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axi_sel", 8),
491 GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axi_sel", 7),
492 GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axi_sel", 6),
493 GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axi_sel", 5),
494 GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axi_sel", 4),
495 GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axi_sel", 3),
496 GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axi_sel", 2),
497 GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
498 GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "axi_sel", 0),
500 GATE_PERI1(CLK_PERI_USBSLV, "usbslv_ck", "axi_sel", 8),
501 GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 7),
502 GATE_PERI1(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 6),
503 GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "gcpu_sel", 5),
504 GATE_PERI1(CLK_PERI_FHCTL, "fhctl_ck", "clk26m", 4),
505 GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi_sel", 3),
506 GATE_PERI1(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 2),
507 GATE_PERI1(CLK_PERI_PERI_PWRAP, "peri_pwrap_ck", "axi_sel", 1),
508 GATE_PERI1(CLK_PERI_I2C6, "i2c6_ck", "axi_sel", 0),
511 static const char * const uart_ck_sel_parents[] __initconst = {
516 static const struct mtk_composite peri_clks[] __initconst = {
517 MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents, 0x40c, 0, 1),
518 MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents, 0x40c, 1, 1),
519 MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents, 0x40c, 2, 1),
520 MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents, 0x40c, 3, 1),
523 static void __init mtk_topckgen_init(struct device_node *node)
525 struct clk_onecell_data *clk_data;
529 base = of_iomap(node, 0);
531 pr_err("%s(): ioremap failed\n", __func__);
535 clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
537 mtk_clk_register_factors(root_clk_alias, ARRAY_SIZE(root_clk_alias), clk_data);
538 mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
539 mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
540 &mt8135_clk_lock, clk_data);
542 clk_prepare_enable(clk_data->clks[CLK_TOP_CCI_SEL]);
544 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
546 pr_err("%s(): could not register clock provider: %d\n",
549 CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt8135-topckgen", mtk_topckgen_init);
551 static void __init mtk_infrasys_init(struct device_node *node)
553 struct clk_onecell_data *clk_data;
556 clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
558 mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
561 clk_prepare_enable(clk_data->clks[CLK_INFRA_M4U]);
563 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
565 pr_err("%s(): could not register clock provider: %d\n",
568 mtk_register_reset_controller(node, 2, 0x30);
570 CLK_OF_DECLARE(mtk_infrasys, "mediatek,mt8135-infracfg", mtk_infrasys_init);
572 static void __init mtk_pericfg_init(struct device_node *node)
574 struct clk_onecell_data *clk_data;
578 base = of_iomap(node, 0);
580 pr_err("%s(): ioremap failed\n", __func__);
584 clk_data = mtk_alloc_clk_data(CLK_PERI_NR_CLK);
586 mtk_clk_register_gates(node, peri_gates, ARRAY_SIZE(peri_gates),
588 mtk_clk_register_composites(peri_clks, ARRAY_SIZE(peri_clks), base,
589 &mt8135_clk_lock, clk_data);
591 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
593 pr_err("%s(): could not register clock provider: %d\n",
596 mtk_register_reset_controller(node, 2, 0);
598 CLK_OF_DECLARE(mtk_pericfg, "mediatek,mt8135-pericfg", mtk_pericfg_init);
600 #define MT8135_PLL_FMAX (2000 * MHZ)
601 #define CON0_MT8135_RST_BAR BIT(27)
603 #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \
607 .pwr_reg = _pwr_reg, \
608 .en_mask = _en_mask, \
610 .rst_bar_mask = CON0_MT8135_RST_BAR, \
611 .fmax = MT8135_PLL_FMAX, \
612 .pcwbits = _pcwbits, \
614 .pd_shift = _pd_shift, \
615 .tuner_reg = _tuner_reg, \
616 .pcw_reg = _pcw_reg, \
617 .pcw_shift = _pcw_shift, \
620 static const struct mtk_pll_data plls[] = {
621 PLL(CLK_APMIXED_ARMPLL1, "armpll1", 0x200, 0x218, 0x80000001, 0, 21, 0x204, 24, 0x0, 0x204, 0),
622 PLL(CLK_APMIXED_ARMPLL2, "armpll2", 0x2cc, 0x2e4, 0x80000001, 0, 21, 0x2d0, 24, 0x0, 0x2d0, 0),
623 PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x21c, 0x234, 0xf0000001, HAVE_RST_BAR, 21, 0x21c, 6, 0x0, 0x220, 0),
624 PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x238, 0x250, 0xf3000001, HAVE_RST_BAR, 7, 0x238, 6, 0x0, 0x238, 9),
625 PLL(CLK_APMIXED_MMPLL, "mmpll", 0x254, 0x26c, 0xf0000001, HAVE_RST_BAR, 21, 0x254, 6, 0x0, 0x258, 0),
626 PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x278, 0x290, 0x80000001, 0, 21, 0x278, 6, 0x0, 0x27c, 0),
627 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x294, 0x2ac, 0x80000001, 0, 31, 0x294, 6, 0x0, 0x298, 0),
628 PLL(CLK_APMIXED_LVDSPLL, "lvdspll", 0x2b0, 0x2c8, 0x80000001, 0, 21, 0x2b0, 6, 0x0, 0x2b4, 0),
629 PLL(CLK_APMIXED_AUDPLL, "audpll", 0x2e8, 0x300, 0x80000001, 0, 31, 0x2e8, 6, 0x2f8, 0x2ec, 0),
630 PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x304, 0x31c, 0x80000001, 0, 21, 0x2b0, 6, 0x0, 0x308, 0),
633 static void __init mtk_apmixedsys_init(struct device_node *node)
635 struct clk_onecell_data *clk_data;
637 clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
641 mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
643 CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt8135-apmixedsys",
644 mtk_apmixedsys_init);