2 * Copyright 2001-2003 SuSE Labs.
3 * Distributed under the GNU public license, v2.
5 * This is a GART driver for the AMD Opteron/Athlon64 on-CPU northbridge.
6 * It also includes support for the AMD 8151 AGP bridge,
7 * although it doesn't actually do much, as all the real
8 * work is done in the northbridge(s).
11 #include <linux/module.h>
12 #include <linux/pci.h>
13 #include <linux/init.h>
14 #include <linux/agp_backend.h>
15 #include <linux/mmzone.h>
16 #include <asm/page.h> /* PAGE_SIZE */
17 #include <asm/e820/api.h>
18 #include <asm/amd_nb.h>
22 /* NVIDIA K8 registers */
23 #define NVIDIA_X86_64_0_APBASE 0x10
24 #define NVIDIA_X86_64_1_APBASE1 0x50
25 #define NVIDIA_X86_64_1_APLIMIT1 0x54
26 #define NVIDIA_X86_64_1_APSIZE 0xa8
27 #define NVIDIA_X86_64_1_APBASE2 0xd8
28 #define NVIDIA_X86_64_1_APLIMIT2 0xdc
30 /* ULi K8 registers */
31 #define ULI_X86_64_BASE_ADDR 0x10
32 #define ULI_X86_64_HTT_FEA_REG 0x50
33 #define ULI_X86_64_ENU_SCR_REG 0x54
35 static struct resource *aperture_resource;
36 static bool __initdata agp_try_unsupported = 1;
37 static int agp_bridges_found;
39 static void amd64_tlbflush(struct agp_memory *temp)
44 static int amd64_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
46 int i, j, num_entries;
49 struct agp_bridge_data *bridge = mem->bridge;
52 num_entries = agp_num_entries();
54 if (type != mem->type)
56 mask_type = bridge->driver->agp_type_to_mask_type(bridge, type);
61 /* Make sure we can fit the range in the gatt table. */
62 /* FIXME: could wrap */
63 if (((unsigned long)pg_start + mem->page_count) > num_entries)
68 /* gatt table should be empty. */
69 while (j < (pg_start + mem->page_count)) {
70 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j)))
75 if (!mem->is_flushed) {
77 mem->is_flushed = true;
80 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
81 tmp = agp_bridge->driver->mask_memory(agp_bridge,
82 page_to_phys(mem->pages[i]),
85 BUG_ON(tmp & 0xffffff0000000ffcULL);
86 pte = (tmp & 0x000000ff00000000ULL) >> 28;
87 pte |=(tmp & 0x00000000fffff000ULL);
88 pte |= GPTE_VALID | GPTE_COHERENT;
90 writel(pte, agp_bridge->gatt_table+j);
91 readl(agp_bridge->gatt_table+j); /* PCI Posting. */
98 * This hack alters the order element according
99 * to the size of a long. It sucks. I totally disown this, even
100 * though it does appear to work for the most part.
102 static struct aper_size_info_32 amd64_aperture_sizes[7] =
104 {32, 8192, 3+(sizeof(long)/8), 0 },
105 {64, 16384, 4+(sizeof(long)/8), 1<<1 },
106 {128, 32768, 5+(sizeof(long)/8), 1<<2 },
107 {256, 65536, 6+(sizeof(long)/8), 1<<1 | 1<<2 },
108 {512, 131072, 7+(sizeof(long)/8), 1<<3 },
109 {1024, 262144, 8+(sizeof(long)/8), 1<<1 | 1<<3},
110 {2048, 524288, 9+(sizeof(long)/8), 1<<2 | 1<<3}
115 * Get the current Aperture size from the x86-64.
116 * Note, that there may be multiple x86-64's, but we just return
117 * the value from the first one we find. The set_size functions
118 * keep the rest coherent anyway. Or at least should do.
120 static int amd64_fetch_size(void)
125 struct aper_size_info_32 *values;
127 dev = node_to_amd_nb(0)->misc;
131 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &temp);
133 values = A_SIZE_32(amd64_aperture_sizes);
135 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
136 if (temp == values[i].size_value) {
137 agp_bridge->previous_size =
138 agp_bridge->current_size = (void *) (values + i);
140 agp_bridge->aperture_size_idx = i;
141 return values[i].size;
148 * In a multiprocessor x86-64 system, this function gets
149 * called once for each CPU.
151 static u64 amd64_configure(struct pci_dev *hammer, u64 gatt_table)
157 /* Address to map to */
158 pci_read_config_dword(hammer, AMD64_GARTAPERTUREBASE, &tmp);
159 aperturebase = tmp << 25;
160 aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK);
162 enable_gart_translation(hammer, gatt_table);
168 static const struct aper_size_info_32 amd_8151_sizes[7] =
170 {2048, 524288, 9, 0x00000000 }, /* 0 0 0 0 0 0 */
171 {1024, 262144, 8, 0x00000400 }, /* 1 0 0 0 0 0 */
172 {512, 131072, 7, 0x00000600 }, /* 1 1 0 0 0 0 */
173 {256, 65536, 6, 0x00000700 }, /* 1 1 1 0 0 0 */
174 {128, 32768, 5, 0x00000720 }, /* 1 1 1 1 0 0 */
175 {64, 16384, 4, 0x00000730 }, /* 1 1 1 1 1 0 */
176 {32, 8192, 3, 0x00000738 } /* 1 1 1 1 1 1 */
179 static int amd_8151_configure(void)
181 unsigned long gatt_bus = virt_to_phys(agp_bridge->gatt_table_real);
184 if (!amd_nb_has_feature(AMD_NB_GART))
187 /* Configure AGP regs in each x86-64 host bridge. */
188 for (i = 0; i < amd_nb_num(); i++) {
189 agp_bridge->gart_bus_addr =
190 amd64_configure(node_to_amd_nb(i)->misc, gatt_bus);
197 static void amd64_cleanup(void)
202 if (!amd_nb_has_feature(AMD_NB_GART))
205 for (i = 0; i < amd_nb_num(); i++) {
206 struct pci_dev *dev = node_to_amd_nb(i)->misc;
207 /* disable gart translation */
208 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &tmp);
210 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, tmp);
215 static const struct agp_bridge_driver amd_8151_driver = {
216 .owner = THIS_MODULE,
217 .aperture_sizes = amd_8151_sizes,
218 .size_type = U32_APER_SIZE,
219 .num_aperture_sizes = 7,
220 .needs_scratch_page = true,
221 .configure = amd_8151_configure,
222 .fetch_size = amd64_fetch_size,
223 .cleanup = amd64_cleanup,
224 .tlb_flush = amd64_tlbflush,
225 .mask_memory = agp_generic_mask_memory,
227 .agp_enable = agp_generic_enable,
228 .cache_flush = global_cache_flush,
229 .create_gatt_table = agp_generic_create_gatt_table,
230 .free_gatt_table = agp_generic_free_gatt_table,
231 .insert_memory = amd64_insert_memory,
232 .remove_memory = agp_generic_remove_memory,
233 .alloc_by_type = agp_generic_alloc_by_type,
234 .free_by_type = agp_generic_free_by_type,
235 .agp_alloc_page = agp_generic_alloc_page,
236 .agp_alloc_pages = agp_generic_alloc_pages,
237 .agp_destroy_page = agp_generic_destroy_page,
238 .agp_destroy_pages = agp_generic_destroy_pages,
239 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
242 /* Some basic sanity checks for the aperture. */
243 static int agp_aperture_valid(u64 aper, u32 size)
245 if (!aperture_valid(aper, size, 32*1024*1024))
248 /* Request the Aperture. This catches cases when someone else
249 already put a mapping in there - happens with some very broken BIOS
251 Maybe better to use pci_assign_resource/pci_enable_device instead
252 trusting the bridges? */
253 if (!aperture_resource &&
254 !(aperture_resource = request_mem_region(aper, size, "aperture"))) {
255 printk(KERN_ERR PFX "Aperture conflicts with PCI mapping.\n");
262 * W*s centric BIOS sometimes only set up the aperture in the AGP
263 * bridge, not the northbridge. On AMD64 this is handled early
264 * in aperture.c, but when IOMMU is not enabled or we run
265 * on a 32bit kernel this needs to be redone.
266 * Unfortunately it is impossible to fix the aperture here because it's too late
267 * to allocate that much memory. But at least error out cleanly instead of
270 static int fix_northbridge(struct pci_dev *nb, struct pci_dev *agp, u16 cap)
274 u32 nb_order, nb_base;
277 pci_read_config_dword(nb, AMD64_GARTAPERTURECTL, &nb_order);
278 nb_order = (nb_order >> 1) & 7;
279 pci_read_config_dword(nb, AMD64_GARTAPERTUREBASE, &nb_base);
280 nb_aper = nb_base << 25;
282 /* Northbridge seems to contain crap. Try the AGP bridge. */
284 pci_read_config_word(agp, cap+0x14, &apsize);
285 if (apsize == 0xffff) {
286 if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
292 /* Some BIOS use weird encodings not in the AGPv3 table. */
295 order = 7 - hweight16(apsize);
297 aper = pci_bus_address(agp, AGP_APERTURE_BAR);
300 * On some sick chips APSIZE is 0. This means it wants 4G
301 * so let double check that order, and lets trust the AMD NB settings
303 if (order >=0 && aper + (32ULL<<(20 + order)) > 0x100000000ULL) {
304 dev_info(&agp->dev, "aperture size %u MB is not right, using settings from NB\n",
309 if (nb_order >= order) {
310 if (agp_aperture_valid(nb_aper, (32*1024*1024)<<nb_order))
314 dev_info(&agp->dev, "aperture from AGP @ %Lx size %u MB\n",
316 if (order < 0 || !agp_aperture_valid(aper, (32*1024*1024)<<order))
319 gart_set_size_and_enable(nb, order);
320 pci_write_config_dword(nb, AMD64_GARTAPERTUREBASE, aper >> 25);
325 static int cache_nbs(struct pci_dev *pdev, u32 cap_ptr)
329 if (amd_cache_northbridges() < 0)
332 if (!amd_nb_has_feature(AMD_NB_GART))
336 for (i = 0; i < amd_nb_num(); i++) {
337 struct pci_dev *dev = node_to_amd_nb(i)->misc;
338 if (fix_northbridge(dev, pdev, cap_ptr) < 0) {
339 dev_err(&dev->dev, "no usable aperture found\n");
341 /* should port this to i386 */
342 dev_err(&dev->dev, "consider rebooting with iommu=memaper=2 to get a good aperture\n");
350 /* Handle AMD 8151 quirks */
351 static void amd8151_init(struct pci_dev *pdev, struct agp_bridge_data *bridge)
355 switch (pdev->revision) {
356 case 0x01: revstring="A0"; break;
357 case 0x02: revstring="A1"; break;
358 case 0x11: revstring="B0"; break;
359 case 0x12: revstring="B1"; break;
360 case 0x13: revstring="B2"; break;
361 case 0x14: revstring="B3"; break;
362 default: revstring="??"; break;
365 dev_info(&pdev->dev, "AMD 8151 AGP Bridge rev %s\n", revstring);
368 * Work around errata.
369 * Chips before B2 stepping incorrectly reporting v3.5
371 if (pdev->revision < 0x13) {
372 dev_info(&pdev->dev, "correcting AGP revision (reports 3.5, is really 3.0)\n");
373 bridge->major_version = 3;
374 bridge->minor_version = 0;
379 static const struct aper_size_info_32 uli_sizes[7] =
389 static int uli_agp_init(struct pci_dev *pdev)
391 u32 httfea,baseaddr,enuscr;
392 struct pci_dev *dev1;
394 unsigned size = amd64_fetch_size();
396 dev_info(&pdev->dev, "setting up ULi AGP\n");
397 dev1 = pci_get_slot (pdev->bus,PCI_DEVFN(0,0));
399 dev_info(&pdev->dev, "can't find ULi secondary device\n");
403 for (i = 0; i < ARRAY_SIZE(uli_sizes); i++)
404 if (uli_sizes[i].size == size)
407 if (i == ARRAY_SIZE(uli_sizes)) {
408 dev_info(&pdev->dev, "no ULi size found for %d\n", size);
413 /* shadow x86-64 registers into ULi registers */
414 pci_read_config_dword (node_to_amd_nb(0)->misc, AMD64_GARTAPERTUREBASE,
417 /* if x86-64 aperture base is beyond 4G, exit here */
418 if ((httfea & 0x7fff) >> (32 - 25)) {
423 httfea = (httfea& 0x7fff) << 25;
425 pci_read_config_dword(pdev, ULI_X86_64_BASE_ADDR, &baseaddr);
426 baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK;
428 pci_write_config_dword(pdev, ULI_X86_64_BASE_ADDR, baseaddr);
430 enuscr= httfea+ (size * 1024 * 1024) - 1;
431 pci_write_config_dword(dev1, ULI_X86_64_HTT_FEA_REG, httfea);
432 pci_write_config_dword(dev1, ULI_X86_64_ENU_SCR_REG, enuscr);
440 static const struct aper_size_info_32 nforce3_sizes[5] =
442 {512, 131072, 7, 0x00000000 },
443 {256, 65536, 6, 0x00000008 },
444 {128, 32768, 5, 0x0000000C },
445 {64, 16384, 4, 0x0000000E },
446 {32, 8192, 3, 0x0000000F }
449 /* Handle shadow device of the Nvidia NForce3 */
450 /* CHECK-ME original 2.4 version set up some IORRs. Check if that is needed. */
451 static int nforce3_agp_init(struct pci_dev *pdev)
453 u32 tmp, apbase, apbar, aplimit;
454 struct pci_dev *dev1;
456 unsigned size = amd64_fetch_size();
458 dev_info(&pdev->dev, "setting up Nforce3 AGP\n");
460 dev1 = pci_get_slot(pdev->bus, PCI_DEVFN(11, 0));
462 dev_info(&pdev->dev, "can't find Nforce3 secondary device\n");
466 for (i = 0; i < ARRAY_SIZE(nforce3_sizes); i++)
467 if (nforce3_sizes[i].size == size)
470 if (i == ARRAY_SIZE(nforce3_sizes)) {
471 dev_info(&pdev->dev, "no NForce3 size found for %d\n", size);
476 pci_read_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, &tmp);
478 tmp |= nforce3_sizes[i].size_value;
479 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APSIZE, tmp);
481 /* shadow x86-64 registers into NVIDIA registers */
482 pci_read_config_dword (node_to_amd_nb(0)->misc, AMD64_GARTAPERTUREBASE,
485 /* if x86-64 aperture base is beyond 4G, exit here */
486 if ( (apbase & 0x7fff) >> (32 - 25) ) {
487 dev_info(&pdev->dev, "aperture base > 4G\n");
492 apbase = (apbase & 0x7fff) << 25;
494 pci_read_config_dword(pdev, NVIDIA_X86_64_0_APBASE, &apbar);
495 apbar &= ~PCI_BASE_ADDRESS_MEM_MASK;
497 pci_write_config_dword(pdev, NVIDIA_X86_64_0_APBASE, apbar);
499 aplimit = apbase + (size * 1024 * 1024) - 1;
500 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE1, apbase);
501 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT1, aplimit);
502 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APBASE2, apbase);
503 pci_write_config_dword(dev1, NVIDIA_X86_64_1_APLIMIT2, aplimit);
512 static int agp_amd64_probe(struct pci_dev *pdev,
513 const struct pci_device_id *ent)
515 struct agp_bridge_data *bridge;
519 /* The Highlander principle */
520 if (agp_bridges_found)
523 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
527 /* Could check for AGPv3 here */
529 bridge = agp_alloc_bridge();
533 if (pdev->vendor == PCI_VENDOR_ID_AMD &&
534 pdev->device == PCI_DEVICE_ID_AMD_8151_0) {
535 amd8151_init(pdev, bridge);
537 dev_info(&pdev->dev, "AGP bridge [%04x/%04x]\n",
538 pdev->vendor, pdev->device);
541 bridge->driver = &amd_8151_driver;
543 bridge->capndx = cap_ptr;
545 /* Fill in the mode register */
546 pci_read_config_dword(pdev, bridge->capndx+PCI_AGP_STATUS, &bridge->mode);
548 if (cache_nbs(pdev, cap_ptr) == -1) {
549 agp_put_bridge(bridge);
553 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA) {
554 int ret = nforce3_agp_init(pdev);
556 agp_put_bridge(bridge);
561 if (pdev->vendor == PCI_VENDOR_ID_AL) {
562 int ret = uli_agp_init(pdev);
564 agp_put_bridge(bridge);
569 pci_set_drvdata(pdev, bridge);
570 err = agp_add_bridge(bridge);
578 static void agp_amd64_remove(struct pci_dev *pdev)
580 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
582 release_mem_region(virt_to_phys(bridge->gatt_table_real),
583 amd64_aperture_sizes[bridge->aperture_size_idx].size);
584 agp_remove_bridge(bridge);
585 agp_put_bridge(bridge);
592 static int agp_amd64_suspend(struct pci_dev *pdev, pm_message_t state)
594 pci_save_state(pdev);
595 pci_set_power_state(pdev, pci_choose_state(pdev, state));
600 static int agp_amd64_resume(struct pci_dev *pdev)
602 pci_set_power_state(pdev, PCI_D0);
603 pci_restore_state(pdev);
605 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA)
606 nforce3_agp_init(pdev);
608 return amd_8151_configure();
611 #endif /* CONFIG_PM */
613 static const struct pci_device_id agp_amd64_pci_table[] = {
615 .class = (PCI_CLASS_BRIDGE_HOST << 8),
617 .vendor = PCI_VENDOR_ID_AMD,
618 .device = PCI_DEVICE_ID_AMD_8151_0,
619 .subvendor = PCI_ANY_ID,
620 .subdevice = PCI_ANY_ID,
624 .class = (PCI_CLASS_BRIDGE_HOST << 8),
626 .vendor = PCI_VENDOR_ID_AL,
627 .device = PCI_DEVICE_ID_AL_M1689,
628 .subvendor = PCI_ANY_ID,
629 .subdevice = PCI_ANY_ID,
633 .class = (PCI_CLASS_BRIDGE_HOST << 8),
635 .vendor = PCI_VENDOR_ID_VIA,
636 .device = PCI_DEVICE_ID_VIA_K8T800PRO_0,
637 .subvendor = PCI_ANY_ID,
638 .subdevice = PCI_ANY_ID,
642 .class = (PCI_CLASS_BRIDGE_HOST << 8),
644 .vendor = PCI_VENDOR_ID_VIA,
645 .device = PCI_DEVICE_ID_VIA_8385_0,
646 .subvendor = PCI_ANY_ID,
647 .subdevice = PCI_ANY_ID,
649 /* VIA K8M800 / K8N800 */
651 .class = (PCI_CLASS_BRIDGE_HOST << 8),
653 .vendor = PCI_VENDOR_ID_VIA,
654 .device = PCI_DEVICE_ID_VIA_8380_0,
655 .subvendor = PCI_ANY_ID,
656 .subdevice = PCI_ANY_ID,
658 /* VIA K8M890 / K8N890 */
660 .class = (PCI_CLASS_BRIDGE_HOST << 8),
662 .vendor = PCI_VENDOR_ID_VIA,
663 .device = PCI_DEVICE_ID_VIA_VT3336,
664 .subvendor = PCI_ANY_ID,
665 .subdevice = PCI_ANY_ID,
669 .class = (PCI_CLASS_BRIDGE_HOST << 8),
671 .vendor = PCI_VENDOR_ID_VIA,
672 .device = PCI_DEVICE_ID_VIA_3238_0,
673 .subvendor = PCI_ANY_ID,
674 .subdevice = PCI_ANY_ID,
676 /* VIA K8T800/K8M800/K8N800 */
678 .class = (PCI_CLASS_BRIDGE_HOST << 8),
680 .vendor = PCI_VENDOR_ID_VIA,
681 .device = PCI_DEVICE_ID_VIA_838X_1,
682 .subvendor = PCI_ANY_ID,
683 .subdevice = PCI_ANY_ID,
687 .class = (PCI_CLASS_BRIDGE_HOST << 8),
689 .vendor = PCI_VENDOR_ID_NVIDIA,
690 .device = PCI_DEVICE_ID_NVIDIA_NFORCE3,
691 .subvendor = PCI_ANY_ID,
692 .subdevice = PCI_ANY_ID,
695 .class = (PCI_CLASS_BRIDGE_HOST << 8),
697 .vendor = PCI_VENDOR_ID_NVIDIA,
698 .device = PCI_DEVICE_ID_NVIDIA_NFORCE3S,
699 .subvendor = PCI_ANY_ID,
700 .subdevice = PCI_ANY_ID,
704 .class = (PCI_CLASS_BRIDGE_HOST << 8),
706 .vendor = PCI_VENDOR_ID_SI,
707 .device = PCI_DEVICE_ID_SI_755,
708 .subvendor = PCI_ANY_ID,
709 .subdevice = PCI_ANY_ID,
713 .class = (PCI_CLASS_BRIDGE_HOST << 8),
715 .vendor = PCI_VENDOR_ID_SI,
716 .device = PCI_DEVICE_ID_SI_760,
717 .subvendor = PCI_ANY_ID,
718 .subdevice = PCI_ANY_ID,
722 .class = (PCI_CLASS_BRIDGE_HOST << 8),
724 .vendor = PCI_VENDOR_ID_AL,
726 .subvendor = PCI_ANY_ID,
727 .subdevice = PCI_ANY_ID,
733 MODULE_DEVICE_TABLE(pci, agp_amd64_pci_table);
735 static const struct pci_device_id agp_amd64_pci_promisc_table[] = {
736 { PCI_DEVICE_CLASS(0, 0) },
740 static struct pci_driver agp_amd64_pci_driver = {
741 .name = "agpgart-amd64",
742 .id_table = agp_amd64_pci_table,
743 .probe = agp_amd64_probe,
744 .remove = agp_amd64_remove,
746 .suspend = agp_amd64_suspend,
747 .resume = agp_amd64_resume,
752 /* Not static due to IOMMU code calling it early. */
753 int __init agp_amd64_init(void)
760 err = pci_register_driver(&agp_amd64_pci_driver);
764 if (agp_bridges_found == 0) {
765 if (!agp_try_unsupported && !agp_try_unsupported_boot) {
766 printk(KERN_INFO PFX "No supported AGP bridge found.\n");
768 printk(KERN_INFO PFX "You can try agp_try_unsupported=1\n");
770 printk(KERN_INFO PFX "You can boot with agp=try_unsupported\n");
772 pci_unregister_driver(&agp_amd64_pci_driver);
776 /* First check that we have at least one AMD64 NB */
777 if (!pci_dev_present(amd_nb_misc_ids)) {
778 pci_unregister_driver(&agp_amd64_pci_driver);
782 /* Look for any AGP bridge */
783 agp_amd64_pci_driver.id_table = agp_amd64_pci_promisc_table;
784 err = driver_attach(&agp_amd64_pci_driver.driver);
785 if (err == 0 && agp_bridges_found == 0) {
786 pci_unregister_driver(&agp_amd64_pci_driver);
793 static int __init agp_amd64_mod_init(void)
796 if (gart_iommu_aperture)
797 return agp_bridges_found ? 0 : -ENODEV;
799 return agp_amd64_init();
802 static void __exit agp_amd64_cleanup(void)
805 if (gart_iommu_aperture)
808 if (aperture_resource)
809 release_resource(aperture_resource);
810 pci_unregister_driver(&agp_amd64_pci_driver);
813 module_init(agp_amd64_mod_init);
814 module_exit(agp_amd64_cleanup);
816 MODULE_AUTHOR("Dave Jones, Andi Kleen");
817 module_param(agp_try_unsupported, bool, 0);
818 MODULE_LICENSE("GPL");