1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef __KVM_X86_MMU_H
3 #define __KVM_X86_MMU_H
5 #include <linux/kvm_host.h>
6 #include "kvm_cache_regs.h"
10 #define PT64_ENT_PER_PAGE (1 << PT64_PT_BITS)
11 #define PT32_PT_BITS 10
12 #define PT32_ENT_PER_PAGE (1 << PT32_PT_BITS)
14 #define PT_WRITABLE_SHIFT 1
15 #define PT_USER_SHIFT 2
17 #define PT_PRESENT_MASK (1ULL << 0)
18 #define PT_WRITABLE_MASK (1ULL << PT_WRITABLE_SHIFT)
19 #define PT_USER_MASK (1ULL << PT_USER_SHIFT)
20 #define PT_PWT_MASK (1ULL << 3)
21 #define PT_PCD_MASK (1ULL << 4)
22 #define PT_ACCESSED_SHIFT 5
23 #define PT_ACCESSED_MASK (1ULL << PT_ACCESSED_SHIFT)
24 #define PT_DIRTY_SHIFT 6
25 #define PT_DIRTY_MASK (1ULL << PT_DIRTY_SHIFT)
26 #define PT_PAGE_SIZE_SHIFT 7
27 #define PT_PAGE_SIZE_MASK (1ULL << PT_PAGE_SIZE_SHIFT)
28 #define PT_PAT_MASK (1ULL << 7)
29 #define PT_GLOBAL_MASK (1ULL << 8)
30 #define PT64_NX_SHIFT 63
31 #define PT64_NX_MASK (1ULL << PT64_NX_SHIFT)
33 #define PT_PAT_SHIFT 7
34 #define PT_DIR_PAT_SHIFT 12
35 #define PT_DIR_PAT_MASK (1ULL << PT_DIR_PAT_SHIFT)
37 #define PT32_DIR_PSE36_SIZE 4
38 #define PT32_DIR_PSE36_SHIFT 13
39 #define PT32_DIR_PSE36_MASK \
40 (((1ULL << PT32_DIR_PSE36_SIZE) - 1) << PT32_DIR_PSE36_SHIFT)
42 #define PT64_ROOT_5LEVEL 5
43 #define PT64_ROOT_4LEVEL 4
44 #define PT32_ROOT_LEVEL 2
45 #define PT32E_ROOT_LEVEL 3
47 #define KVM_MMU_CR4_ROLE_BITS (X86_CR4_PSE | X86_CR4_PAE | X86_CR4_LA57 | \
48 X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE)
50 #define KVM_MMU_CR0_ROLE_BITS (X86_CR0_PG | X86_CR0_WP)
51 #define KVM_MMU_EFER_ROLE_BITS (EFER_LME | EFER_NX)
53 static __always_inline u64 rsvd_bits(int s, int e)
55 BUILD_BUG_ON(__builtin_constant_p(e) && __builtin_constant_p(s) && e < s);
57 if (__builtin_constant_p(e))
65 return ((2ULL << (e - s)) - 1) << s;
68 void kvm_mmu_set_mmio_spte_mask(u64 mmio_value, u64 mmio_mask, u64 access_mask);
69 void kvm_mmu_set_ept_masks(bool has_ad_bits, bool has_exec_only);
71 void kvm_init_mmu(struct kvm_vcpu *vcpu);
72 void kvm_init_shadow_npt_mmu(struct kvm_vcpu *vcpu, unsigned long cr0,
73 unsigned long cr4, u64 efer, gpa_t nested_cr3);
74 void kvm_init_shadow_ept_mmu(struct kvm_vcpu *vcpu, bool execonly,
75 int huge_page_level, bool accessed_dirty,
77 bool kvm_can_do_async_pf(struct kvm_vcpu *vcpu);
78 int kvm_handle_page_fault(struct kvm_vcpu *vcpu, u64 error_code,
79 u64 fault_address, char *insn, int insn_len);
81 int kvm_mmu_load(struct kvm_vcpu *vcpu);
82 void kvm_mmu_unload(struct kvm_vcpu *vcpu);
83 void kvm_mmu_free_obsolete_roots(struct kvm_vcpu *vcpu);
84 void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
85 void kvm_mmu_sync_prev_roots(struct kvm_vcpu *vcpu);
87 static inline int kvm_mmu_reload(struct kvm_vcpu *vcpu)
89 if (likely(vcpu->arch.mmu->root.hpa != INVALID_PAGE))
92 return kvm_mmu_load(vcpu);
95 static inline unsigned long kvm_get_pcid(struct kvm_vcpu *vcpu, gpa_t cr3)
97 BUILD_BUG_ON((X86_CR3_PCID_MASK & PAGE_MASK) != 0);
99 return kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE)
100 ? cr3 & X86_CR3_PCID_MASK
104 static inline unsigned long kvm_get_active_pcid(struct kvm_vcpu *vcpu)
106 return kvm_get_pcid(vcpu, kvm_read_cr3(vcpu));
109 static inline void kvm_mmu_load_pgd(struct kvm_vcpu *vcpu)
111 u64 root_hpa = vcpu->arch.mmu->root.hpa;
113 if (!VALID_PAGE(root_hpa))
116 static_call(kvm_x86_load_mmu_pgd)(vcpu, root_hpa,
117 vcpu->arch.mmu->shadow_root_level);
120 struct kvm_page_fault {
121 /* arguments to kvm_mmu_do_page_fault. */
123 const u32 error_code;
126 /* Derived from error_code. */
133 /* Derived from mmu and global state. */
135 const bool nx_huge_page_workaround_enabled;
138 * Whether a >4KB mapping can be created or is forbidden due to NX
141 bool huge_page_disallowed;
144 * Maximum page size that can be created for this fault; input to
145 * FNAME(fetch), __direct_map and kvm_tdp_mmu_map.
150 * Page size that can be created based on the max_level and the
151 * page size used by the host mapping.
156 * Page size that will be created based on the req_level and
157 * huge_page_disallowed.
161 /* Shifted addr, or result of guest page table walk if addr is a gva. */
164 /* The memslot containing gfn. May be NULL. */
165 struct kvm_memory_slot *slot;
167 /* Outputs of kvm_faultin_pfn. */
173 int kvm_tdp_page_fault(struct kvm_vcpu *vcpu, struct kvm_page_fault *fault);
175 extern int nx_huge_pages;
176 static inline bool is_nx_huge_page_enabled(void)
178 return READ_ONCE(nx_huge_pages);
181 static inline int kvm_mmu_do_page_fault(struct kvm_vcpu *vcpu, gpa_t cr2_or_gpa,
182 u32 err, bool prefetch)
184 struct kvm_page_fault fault = {
187 .exec = err & PFERR_FETCH_MASK,
188 .write = err & PFERR_WRITE_MASK,
189 .present = err & PFERR_PRESENT_MASK,
190 .rsvd = err & PFERR_RSVD_MASK,
191 .user = err & PFERR_USER_MASK,
192 .prefetch = prefetch,
193 .is_tdp = likely(vcpu->arch.mmu->page_fault == kvm_tdp_page_fault),
194 .nx_huge_page_workaround_enabled = is_nx_huge_page_enabled(),
196 .max_level = KVM_MAX_HUGEPAGE_LEVEL,
197 .req_level = PG_LEVEL_4K,
198 .goal_level = PG_LEVEL_4K,
200 #ifdef CONFIG_RETPOLINE
202 return kvm_tdp_page_fault(vcpu, &fault);
204 return vcpu->arch.mmu->page_fault(vcpu, &fault);
208 * Check if a given access (described through the I/D, W/R and U/S bits of a
209 * page fault error code pfec) causes a permission fault with the given PTE
210 * access rights (in ACC_* format).
212 * Return zero if the access does not fault; return the page fault error code
213 * if the access faults.
215 static inline u8 permission_fault(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
216 unsigned pte_access, unsigned pte_pkey,
219 /* strip nested paging fault error codes */
220 unsigned int pfec = access;
221 unsigned long rflags = static_call(kvm_x86_get_rflags)(vcpu);
224 * For explicit supervisor accesses, SMAP is disabled if EFLAGS.AC = 1.
225 * For implicit supervisor accesses, SMAP cannot be overridden.
227 * SMAP works on supervisor accesses only, and not_smap can
228 * be set or not set when user access with neither has any bearing
231 * We put the SMAP checking bit in place of the PFERR_RSVD_MASK bit;
232 * this bit will always be zero in pfec, but it will be one in index
233 * if SMAP checks are being disabled.
235 u64 implicit_access = access & PFERR_IMPLICIT_ACCESS;
236 bool not_smap = ((rflags & X86_EFLAGS_AC) | implicit_access) == X86_EFLAGS_AC;
237 int index = (pfec + (not_smap << PFERR_RSVD_BIT)) >> 1;
238 bool fault = (mmu->permissions[index] >> pte_access) & 1;
239 u32 errcode = PFERR_PRESENT_MASK;
241 WARN_ON(pfec & (PFERR_PK_MASK | PFERR_RSVD_MASK));
242 if (unlikely(mmu->pkru_mask)) {
243 u32 pkru_bits, offset;
246 * PKRU defines 32 bits, there are 16 domains and 2
247 * attribute bits per domain in pkru. pte_pkey is the
248 * index of the protection domain, so pte_pkey * 2 is
249 * is the index of the first bit for the domain.
251 pkru_bits = (vcpu->arch.pkru >> (pte_pkey * 2)) & 3;
253 /* clear present bit, replace PFEC.RSVD with ACC_USER_MASK. */
254 offset = (pfec & ~1) +
255 ((pte_access & PT_USER_MASK) << (PFERR_RSVD_BIT - PT_USER_SHIFT));
257 pkru_bits &= mmu->pkru_mask >> offset;
258 errcode |= -pkru_bits & PFERR_PK_MASK;
259 fault |= (pkru_bits != 0);
262 return -(u32)fault & errcode;
265 void kvm_zap_gfn_range(struct kvm *kvm, gfn_t gfn_start, gfn_t gfn_end);
267 int kvm_arch_write_log_dirty(struct kvm_vcpu *vcpu);
269 int kvm_mmu_post_init_vm(struct kvm *kvm);
270 void kvm_mmu_pre_destroy_vm(struct kvm *kvm);
272 static inline bool kvm_shadow_root_allocated(struct kvm *kvm)
275 * Read shadow_root_allocated before related pointers. Hence, threads
276 * reading shadow_root_allocated in any lock context are guaranteed to
277 * see the pointers. Pairs with smp_store_release in
278 * mmu_first_shadow_root_alloc.
280 return smp_load_acquire(&kvm->arch.shadow_root_allocated);
284 static inline bool is_tdp_mmu_enabled(struct kvm *kvm) { return kvm->arch.tdp_mmu_enabled; }
286 static inline bool is_tdp_mmu_enabled(struct kvm *kvm) { return false; }
289 static inline bool kvm_memslots_have_rmaps(struct kvm *kvm)
291 return !is_tdp_mmu_enabled(kvm) || kvm_shadow_root_allocated(kvm);
294 static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
296 /* KVM_HPAGE_GFN_SHIFT(PG_LEVEL_4K) must be 0. */
297 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
298 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
301 static inline unsigned long
302 __kvm_mmu_slot_lpages(struct kvm_memory_slot *slot, unsigned long npages,
305 return gfn_to_index(slot->base_gfn + npages - 1,
306 slot->base_gfn, level) + 1;
309 static inline unsigned long
310 kvm_mmu_slot_lpages(struct kvm_memory_slot *slot, int level)
312 return __kvm_mmu_slot_lpages(slot, slot->npages, level);
315 static inline void kvm_update_page_stats(struct kvm *kvm, int level, int count)
317 atomic64_add(count, &kvm->stat.pages[level - 1]);
320 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u64 access,
321 struct x86_exception *exception);
323 static inline gpa_t kvm_translate_gpa(struct kvm_vcpu *vcpu,
325 gpa_t gpa, u64 access,
326 struct x86_exception *exception)
328 if (mmu != &vcpu->arch.nested_mmu)
330 return translate_nested_gpa(vcpu, gpa, access, exception);