2 * Kernel-based Virtual Machine driver for Linux
4 * This header defines architecture specific interfaces, x86 version
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
11 #ifndef _ASM_X86_KVM_HOST_H
12 #define _ASM_X86_KVM_HOST_H
14 #include <linux/types.h>
16 #include <linux/mmu_notifier.h>
17 #include <linux/tracepoint.h>
18 #include <linux/cpumask.h>
19 #include <linux/irq_work.h>
20 #include <linux/irq.h>
22 #include <linux/kvm.h>
23 #include <linux/kvm_para.h>
24 #include <linux/kvm_types.h>
25 #include <linux/perf_event.h>
26 #include <linux/pvclock_gtod.h>
27 #include <linux/clocksource.h>
28 #include <linux/irqbypass.h>
29 #include <linux/hyperv.h>
32 #include <asm/pvclock-abi.h>
35 #include <asm/msr-index.h>
37 #include <asm/kvm_page_track.h>
38 #include <asm/hyperv-tlfs.h>
40 #define KVM_MAX_VCPUS 288
41 #define KVM_SOFT_MAX_VCPUS 240
42 #define KVM_MAX_VCPU_ID 1023
43 #define KVM_USER_MEM_SLOTS 509
44 /* memory slots that are not exposed to userspace */
45 #define KVM_PRIVATE_MEM_SLOTS 3
46 #define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
48 #define KVM_HALT_POLL_NS_DEFAULT 200000
50 #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
52 /* x86-specific vcpu->requests bit members */
53 #define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
54 #define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
55 #define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
56 #define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
57 #define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
58 #define KVM_REQ_LOAD_CR3 KVM_ARCH_REQ(5)
59 #define KVM_REQ_EVENT KVM_ARCH_REQ(6)
60 #define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
61 #define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
62 #define KVM_REQ_NMI KVM_ARCH_REQ(9)
63 #define KVM_REQ_PMU KVM_ARCH_REQ(10)
64 #define KVM_REQ_PMI KVM_ARCH_REQ(11)
65 #define KVM_REQ_SMI KVM_ARCH_REQ(12)
66 #define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
67 #define KVM_REQ_MCLOCK_INPROGRESS \
68 KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
69 #define KVM_REQ_SCAN_IOAPIC \
70 KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
71 #define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
72 #define KVM_REQ_APIC_PAGE_RELOAD \
73 KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
74 #define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
75 #define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
76 #define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
77 #define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
78 #define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
79 #define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
80 #define KVM_REQ_GET_VMCS12_PAGES KVM_ARCH_REQ(24)
82 #define CR0_RESERVED_BITS \
83 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
84 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
85 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
87 #define CR4_RESERVED_BITS \
88 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
89 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
90 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
91 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
92 | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
93 | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
95 #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
99 #define INVALID_PAGE (~(hpa_t)0)
100 #define VALID_PAGE(x) ((x) != INVALID_PAGE)
102 #define UNMAPPED_GVA (~(gpa_t)0)
104 /* KVM Hugepage definitions for x86 */
106 PT_PAGE_TABLE_LEVEL = 1,
107 PT_DIRECTORY_LEVEL = 2,
109 /* set max level to the biggest one */
110 PT_MAX_HUGEPAGE_LEVEL = PT_PDPE_LEVEL,
112 #define KVM_NR_PAGE_SIZES (PT_MAX_HUGEPAGE_LEVEL - \
113 PT_PAGE_TABLE_LEVEL + 1)
114 #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
115 #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
116 #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
117 #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
118 #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
120 static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
122 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
123 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
124 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
127 #define KVM_PERMILLE_MMU_PAGES 20
128 #define KVM_MIN_ALLOC_MMU_PAGES 64
129 #define KVM_MMU_HASH_SHIFT 12
130 #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
131 #define KVM_MIN_FREE_MMU_PAGES 5
132 #define KVM_REFILL_PAGES 25
133 #define KVM_MAX_CPUID_ENTRIES 80
134 #define KVM_NR_FIXED_MTRR_REGION 88
135 #define KVM_NR_VAR_MTRR 8
137 #define ASYNC_PF_PER_VCPU 64
163 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
180 #include <asm/kvm_emulate.h>
182 #define KVM_NR_MEM_OBJS 40
184 #define KVM_NR_DB_REGS 4
186 #define DR6_BD (1 << 13)
187 #define DR6_BS (1 << 14)
188 #define DR6_BT (1 << 15)
189 #define DR6_RTM (1 << 16)
190 #define DR6_FIXED_1 0xfffe0ff0
191 #define DR6_INIT 0xffff0ff0
192 #define DR6_VOLATILE 0x0001e00f
194 #define DR7_BP_EN_MASK 0x000000ff
195 #define DR7_GE (1 << 9)
196 #define DR7_GD (1 << 13)
197 #define DR7_FIXED_1 0x00000400
198 #define DR7_VOLATILE 0xffff2bff
200 #define PFERR_PRESENT_BIT 0
201 #define PFERR_WRITE_BIT 1
202 #define PFERR_USER_BIT 2
203 #define PFERR_RSVD_BIT 3
204 #define PFERR_FETCH_BIT 4
205 #define PFERR_PK_BIT 5
206 #define PFERR_GUEST_FINAL_BIT 32
207 #define PFERR_GUEST_PAGE_BIT 33
209 #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
210 #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
211 #define PFERR_USER_MASK (1U << PFERR_USER_BIT)
212 #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
213 #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
214 #define PFERR_PK_MASK (1U << PFERR_PK_BIT)
215 #define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
216 #define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
218 #define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
223 * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
224 * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
225 * with the SVE bit in EPT PTEs.
227 #define SPTE_SPECIAL_MASK (1ULL << 62)
229 /* apic attention bits */
230 #define KVM_APIC_CHECK_VAPIC 0
232 * The following bit is set with PV-EOI, unset on EOI.
233 * We detect PV-EOI changes by guest by comparing
234 * this bit with PV-EOI in guest memory.
235 * See the implementation in apic_update_pv_eoi.
237 #define KVM_APIC_PV_EOI_PENDING 1
239 struct kvm_kernel_irq_routing_entry;
242 * We don't want allocation failures within the mmu code, so we preallocate
243 * enough memory for a single page fault in a cache.
245 struct kvm_mmu_memory_cache {
247 void *objects[KVM_NR_MEM_OBJS];
251 * the pages used as guest page table on soft mmu are tracked by
252 * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
253 * by indirect shadow page can not be more than 15 bits.
255 * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
256 * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
258 union kvm_mmu_page_role {
269 unsigned smep_andnot_wp:1;
270 unsigned smap_andnot_wp:1;
271 unsigned ad_disabled:1;
272 unsigned guest_mode:1;
276 * This is left at the top of the word so that
277 * kvm_memslots_for_spte_role can extract it with a
278 * simple shift. While there is room, give it a whole
279 * byte so it is also faster to load it from memory.
285 struct kvm_rmap_head {
289 struct kvm_mmu_page {
290 struct list_head link;
291 struct hlist_node hash_link;
295 * The following two entries are used to key the shadow page in the
298 union kvm_mmu_page_role role;
302 /* hold the gfn of each spte inside spt */
304 int root_count; /* Currently serving as active root */
305 unsigned int unsync_children;
306 struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
308 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
309 unsigned long mmu_valid_gen;
311 DECLARE_BITMAP(unsync_child_bitmap, 512);
315 * Used out of the mmu-lock to avoid reading spte values while an
316 * update is in progress; see the comments in __get_spte_lockless().
318 int clear_spte_count;
321 /* Number of writes since the last time traversal visited this page. */
322 atomic_t write_flooding_count;
325 struct kvm_pio_request {
332 #define PT64_ROOT_MAX_LEVEL 5
334 struct rsvd_bits_validate {
335 u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
339 struct kvm_mmu_root_info {
344 #define KVM_MMU_ROOT_INFO_INVALID \
345 ((struct kvm_mmu_root_info) { .cr3 = INVALID_PAGE, .hpa = INVALID_PAGE })
347 #define KVM_MMU_NUM_PREV_ROOTS 3
350 * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
351 * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
355 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
356 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
357 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
358 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
360 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
361 struct x86_exception *fault);
362 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
363 struct x86_exception *exception);
364 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
365 struct x86_exception *exception);
366 int (*sync_page)(struct kvm_vcpu *vcpu,
367 struct kvm_mmu_page *sp);
368 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
369 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
370 u64 *spte, const void *pte);
372 union kvm_mmu_page_role base_role;
374 u8 shadow_root_level;
377 struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
380 * Bitmap; bit set = permission fault
381 * Byte index: page fault error code [4:1]
382 * Bit index: pte permissions in ACC_* format
387 * The pkru_mask indicates if protection key checks are needed. It
388 * consists of 16 domains indexed by page fault error code bits [4:1],
389 * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
390 * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
398 * check zero bits on shadow page table entries, these
399 * bits include not only hardware reserved bits but also
400 * the bits spte never used.
402 struct rsvd_bits_validate shadow_zero_check;
404 struct rsvd_bits_validate guest_rsvd_check;
406 /* Can have large pages at levels 2..last_nonleaf_level-1. */
407 u8 last_nonleaf_level;
411 u64 pdptrs[4]; /* pae */
424 struct perf_event *perf_event;
425 struct kvm_vcpu *vcpu;
429 unsigned nr_arch_gp_counters;
430 unsigned nr_arch_fixed_counters;
431 unsigned available_event_types;
436 u64 counter_bitmask[2];
437 u64 global_ctrl_mask;
440 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
441 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
442 struct irq_work irq_work;
449 KVM_DEBUGREG_BP_ENABLED = 1,
450 KVM_DEBUGREG_WONT_EXIT = 2,
451 KVM_DEBUGREG_RELOAD = 4,
454 struct kvm_mtrr_range {
457 struct list_head node;
461 struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
462 mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
465 struct list_head head;
468 /* Hyper-V SynIC timer */
469 struct kvm_vcpu_hv_stimer {
470 struct hrtimer timer;
475 struct hv_message msg;
479 /* Hyper-V synthetic interrupt controller (SynIC)*/
480 struct kvm_vcpu_hv_synic {
485 atomic64_t sint[HV_SYNIC_SINT_COUNT];
486 atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
487 DECLARE_BITMAP(auto_eoi_bitmap, 256);
488 DECLARE_BITMAP(vec_bitmap, 256);
490 bool dont_zero_synic_pages;
493 /* Hyper-V per vcpu emulation context */
498 struct kvm_vcpu_hv_synic synic;
499 struct kvm_hyperv_exit exit;
500 struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
501 DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
505 struct kvm_vcpu_arch {
507 * rip and regs accesses must go through
508 * kvm_{register,rip}_{read,write} functions.
510 unsigned long regs[NR_VCPU_REGS];
515 unsigned long cr0_guest_owned_bits;
519 unsigned long cr4_guest_owned_bits;
525 struct kvm_lapic *apic; /* kernel irqchip context */
527 bool load_eoi_exitmap_pending;
528 DECLARE_BITMAP(ioapic_handled_vectors, 256);
529 unsigned long apic_attention;
530 int32_t apic_arb_prio;
532 u64 ia32_misc_enable_msr;
535 bool tpr_access_reporting;
537 u64 microcode_version;
540 * Paging state of the vcpu
542 * If the vcpu runs in guest mode with two level paging this still saves
543 * the paging mode of the l1 guest. This context is always used to
549 * Paging state of an L2 guest (used for nested npt)
551 * This context will save all necessary information to walk page tables
552 * of the an L2 guest. This context is only initialized for page table
553 * walking and not for faulting since we never handle l2 page faults on
556 struct kvm_mmu nested_mmu;
559 * Pointer to the mmu context currently used for
560 * gva_to_gpa translations.
562 struct kvm_mmu *walk_mmu;
564 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
565 struct kvm_mmu_memory_cache mmu_page_cache;
566 struct kvm_mmu_memory_cache mmu_page_header_cache;
569 * QEMU userspace and the guest each have their own FPU state.
570 * In vcpu_run, we switch between the user and guest FPU contexts.
571 * While running a VCPU, the VCPU thread will have the guest FPU
574 * Note that while the PKRU state lives inside the fpu registers,
575 * it is switched out separately at VMENTER and VMEXIT time. The
576 * "guest_fpu" state here contains the guest FPU context, with the
580 struct fpu guest_fpu;
583 u64 guest_supported_xcr0;
584 u32 guest_xstate_size;
586 struct kvm_pio_request pio;
589 u8 event_exit_inst_len;
591 struct kvm_queued_exception {
600 struct kvm_queued_interrupt {
606 int halt_request; /* real mode on Intel only */
609 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
613 /* emulate context */
615 struct x86_emulate_ctxt emulate_ctxt;
616 bool emulate_regs_need_sync_to_vcpu;
617 bool emulate_regs_need_sync_from_vcpu;
618 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
621 struct pvclock_vcpu_time_info hv_clock;
622 unsigned int hw_tsc_khz;
623 struct gfn_to_hva_cache pv_time;
624 bool pv_time_enabled;
625 /* set guest stopped flag in pvclock flags field */
626 bool pvclock_set_guest_stopped_request;
631 struct gfn_to_hva_cache stime;
632 struct kvm_steal_time steal;
638 u64 tsc_offset_adjustment;
641 u64 this_tsc_generation;
643 bool tsc_always_catchup;
644 s8 virtual_tsc_shift;
645 u32 virtual_tsc_mult;
647 s64 ia32_tsc_adjust_msr;
648 u64 tsc_scaling_ratio;
650 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
651 unsigned nmi_pending; /* NMI queued after currently running handler */
652 bool nmi_injected; /* Trying to inject an NMI this entry */
653 bool smi_pending; /* SMI queued after currently running handler */
655 struct kvm_mtrr mtrr_state;
658 unsigned switch_db_regs;
659 unsigned long db[KVM_NR_DB_REGS];
662 unsigned long eff_db[KVM_NR_DB_REGS];
663 unsigned long guest_debug_dr7;
664 u64 msr_platform_info;
665 u64 msr_misc_features_enables;
673 /* Cache MMIO info */
681 /* used for guest single stepping over the given code position */
682 unsigned long singlestep_rip;
684 struct kvm_vcpu_hv hyperv;
686 cpumask_var_t wbinvd_dirty_mask;
688 unsigned long last_retry_eip;
689 unsigned long last_retry_addr;
693 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
694 struct gfn_to_hva_cache data;
699 unsigned long nested_apf_token;
700 bool delivery_as_pf_vmexit;
703 /* OSVW MSRs (AMD only) */
711 struct gfn_to_hva_cache data;
715 * Indicate whether the access faults on its page table in guest
716 * which is set when fix page fault and used to detect unhandeable
719 bool write_fault_to_shadow_pgtable;
721 /* set at EPT violation at this point */
722 unsigned long exit_qualification;
724 /* pv related host specific info */
729 int pending_ioapic_eoi;
730 int pending_external_vector;
736 /* be preempted when it's in kernel-mode(cpl=0) */
737 bool preempted_in_kernel;
739 /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
743 struct kvm_lpage_info {
747 struct kvm_arch_memory_slot {
748 struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
749 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
750 unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
754 * We use as the mode the number of bits allocated in the LDR for the
755 * logical processor ID. It happens that these are all powers of two.
756 * This makes it is very easy to detect cases where the APICs are
757 * configured for multiple modes; in that case, we cannot use the map and
758 * hence cannot use kvm_irq_delivery_to_apic_fast either.
760 #define KVM_APIC_MODE_XAPIC_CLUSTER 4
761 #define KVM_APIC_MODE_XAPIC_FLAT 8
762 #define KVM_APIC_MODE_X2APIC 16
764 struct kvm_apic_map {
769 struct kvm_lapic *xapic_flat_map[8];
770 struct kvm_lapic *xapic_cluster_map[16][4];
772 struct kvm_lapic *phys_map[];
775 /* Hyper-V emulation context */
777 struct mutex hv_lock;
782 /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
783 u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
786 HV_REFERENCE_TSC_PAGE tsc_ref;
788 struct idr conn_to_evt;
790 u64 hv_reenlightenment_control;
791 u64 hv_tsc_emulation_control;
792 u64 hv_tsc_emulation_status;
794 /* How many vCPUs have VP index != vCPU index */
795 atomic_t num_mismatched_vp_indexes;
798 enum kvm_irqchip_mode {
800 KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
801 KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
805 unsigned int n_used_mmu_pages;
806 unsigned int n_requested_mmu_pages;
807 unsigned int n_max_mmu_pages;
808 unsigned int indirect_shadow_pages;
809 unsigned long mmu_valid_gen;
810 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
812 * Hash table of struct kvm_mmu_page.
814 struct list_head active_mmu_pages;
815 struct list_head zapped_obsolete_pages;
816 struct kvm_page_track_notifier_node mmu_sp_tracker;
817 struct kvm_page_track_notifier_head track_notifier_head;
819 struct list_head assigned_dev_head;
820 struct iommu_domain *iommu_domain;
821 bool iommu_noncoherent;
822 #define __KVM_HAVE_ARCH_NONCOHERENT_DMA
823 atomic_t noncoherent_dma_count;
824 #define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
825 atomic_t assigned_device_count;
826 struct kvm_pic *vpic;
827 struct kvm_ioapic *vioapic;
828 struct kvm_pit *vpit;
829 atomic_t vapics_in_nmi_mode;
830 struct mutex apic_map_lock;
831 struct kvm_apic_map *apic_map;
833 bool apic_access_page_done;
841 unsigned long irq_sources_bitmap;
843 raw_spinlock_t tsc_write_lock;
850 u64 cur_tsc_generation;
851 int nr_vcpus_matched_tsc;
853 spinlock_t pvclock_gtod_sync_lock;
854 bool use_master_clock;
855 u64 master_kernel_ns;
856 u64 master_cycle_now;
857 struct delayed_work kvmclock_update_work;
858 struct delayed_work kvmclock_sync_work;
860 struct kvm_xen_hvm_config xen_hvm_config;
862 /* reads protected by irq_srcu, writes by irq_lock */
863 struct hlist_head mask_notifier_list;
865 struct kvm_hv hyperv;
867 #ifdef CONFIG_KVM_MMU_AUDIT
871 bool backwards_tsc_observed;
872 bool boot_vcpu_runs_old_kvmclock;
877 enum kvm_irqchip_mode irqchip_mode;
878 u8 nr_reserved_ioapic_pins;
880 bool disabled_lapic_found;
883 bool x2apic_broadcast_quirk_disabled;
885 bool guest_can_read_msr_platform_info;
889 ulong mmu_shadow_zapped;
891 ulong mmu_pte_updated;
892 ulong mmu_pde_zapped;
895 ulong mmu_cache_miss;
897 ulong remote_tlb_flush;
899 ulong max_mmu_page_hash_collisions;
902 struct kvm_vcpu_stat {
912 u64 irq_window_exits;
913 u64 nmi_window_exits;
916 u64 halt_successful_poll;
917 u64 halt_attempted_poll;
918 u64 halt_poll_invalid;
920 u64 request_irq_exits;
922 u64 host_state_reload;
925 u64 insn_emulation_fail;
932 struct x86_instruction_info;
940 struct kvm_lapic_irq {
952 int (*cpu_has_kvm_support)(void); /* __init */
953 int (*disabled_by_bios)(void); /* __init */
954 int (*hardware_enable)(void);
955 void (*hardware_disable)(void);
956 void (*check_processor_compatibility)(void *rtn);
957 int (*hardware_setup)(void); /* __init */
958 void (*hardware_unsetup)(void); /* __exit */
959 bool (*cpu_has_accelerated_tpr)(void);
960 bool (*has_emulated_msr)(int index);
961 void (*cpuid_update)(struct kvm_vcpu *vcpu);
963 struct kvm *(*vm_alloc)(void);
964 void (*vm_free)(struct kvm *);
965 int (*vm_init)(struct kvm *kvm);
966 void (*vm_destroy)(struct kvm *kvm);
968 /* Create, but do not attach this VCPU */
969 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
970 void (*vcpu_free)(struct kvm_vcpu *vcpu);
971 void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
973 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
974 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
975 void (*vcpu_put)(struct kvm_vcpu *vcpu);
977 void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
978 int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
979 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
980 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
981 void (*get_segment)(struct kvm_vcpu *vcpu,
982 struct kvm_segment *var, int seg);
983 int (*get_cpl)(struct kvm_vcpu *vcpu);
984 void (*set_segment)(struct kvm_vcpu *vcpu,
985 struct kvm_segment *var, int seg);
986 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
987 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
988 void (*decache_cr3)(struct kvm_vcpu *vcpu);
989 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
990 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
991 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
992 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
993 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
994 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
995 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
996 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
997 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
998 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
999 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
1000 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
1001 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
1002 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
1003 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
1004 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
1006 void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
1007 int (*tlb_remote_flush)(struct kvm *kvm);
1010 * Flush any TLB entries associated with the given GVA.
1011 * Does not need to flush GPA->HPA mappings.
1012 * Can potentially get non-canonical addresses through INVLPGs, which
1013 * the implementation may choose to ignore if appropriate.
1015 void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
1017 void (*run)(struct kvm_vcpu *vcpu);
1018 int (*handle_exit)(struct kvm_vcpu *vcpu);
1019 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
1020 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
1021 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
1022 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
1023 unsigned char *hypercall_addr);
1024 void (*set_irq)(struct kvm_vcpu *vcpu);
1025 void (*set_nmi)(struct kvm_vcpu *vcpu);
1026 void (*queue_exception)(struct kvm_vcpu *vcpu);
1027 void (*cancel_injection)(struct kvm_vcpu *vcpu);
1028 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
1029 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
1030 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
1031 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
1032 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
1033 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
1034 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
1035 bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
1036 void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
1037 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
1038 void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
1039 bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
1040 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
1041 void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
1042 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
1043 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
1044 int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
1045 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
1046 int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
1047 int (*get_tdp_level)(struct kvm_vcpu *vcpu);
1048 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
1049 int (*get_lpage_level)(void);
1050 bool (*rdtscp_supported)(void);
1051 bool (*invpcid_supported)(void);
1053 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
1055 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
1057 bool (*has_wbinvd_exit)(void);
1059 u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
1060 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
1062 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
1064 int (*check_intercept)(struct kvm_vcpu *vcpu,
1065 struct x86_instruction_info *info,
1066 enum x86_intercept_stage stage);
1067 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
1068 bool (*mpx_supported)(void);
1069 bool (*xsaves_supported)(void);
1070 bool (*umip_emulated)(void);
1072 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
1073 void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
1075 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
1078 * Arch-specific dirty logging hooks. These hooks are only supposed to
1079 * be valid if the specific arch has hardware-accelerated dirty logging
1080 * mechanism. Currently only for PML on VMX.
1082 * - slot_enable_log_dirty:
1083 * called when enabling log dirty mode for the slot.
1084 * - slot_disable_log_dirty:
1085 * called when disabling log dirty mode for the slot.
1086 * also called when slot is created with log dirty disabled.
1087 * - flush_log_dirty:
1088 * called before reporting dirty_bitmap to userspace.
1089 * - enable_log_dirty_pt_masked:
1090 * called when reenabling log dirty for the GFNs in the mask after
1091 * corresponding bits are cleared in slot->dirty_bitmap.
1093 void (*slot_enable_log_dirty)(struct kvm *kvm,
1094 struct kvm_memory_slot *slot);
1095 void (*slot_disable_log_dirty)(struct kvm *kvm,
1096 struct kvm_memory_slot *slot);
1097 void (*flush_log_dirty)(struct kvm *kvm);
1098 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
1099 struct kvm_memory_slot *slot,
1100 gfn_t offset, unsigned long mask);
1101 int (*write_log_dirty)(struct kvm_vcpu *vcpu);
1103 /* pmu operations of sub-arch */
1104 const struct kvm_pmu_ops *pmu_ops;
1107 * Architecture specific hooks for vCPU blocking due to
1109 * Returns for .pre_block():
1110 * - 0 means continue to block the vCPU.
1111 * - 1 means we cannot block the vCPU since some event
1112 * happens during this period, such as, 'ON' bit in
1113 * posted-interrupts descriptor is set.
1115 int (*pre_block)(struct kvm_vcpu *vcpu);
1116 void (*post_block)(struct kvm_vcpu *vcpu);
1118 void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
1119 void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
1121 int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
1122 uint32_t guest_irq, bool set);
1123 void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
1125 int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
1126 void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
1128 void (*setup_mce)(struct kvm_vcpu *vcpu);
1130 int (*get_nested_state)(struct kvm_vcpu *vcpu,
1131 struct kvm_nested_state __user *user_kvm_nested_state,
1132 unsigned user_data_size);
1133 int (*set_nested_state)(struct kvm_vcpu *vcpu,
1134 struct kvm_nested_state __user *user_kvm_nested_state,
1135 struct kvm_nested_state *kvm_state);
1136 void (*get_vmcs12_pages)(struct kvm_vcpu *vcpu);
1138 int (*smi_allowed)(struct kvm_vcpu *vcpu);
1139 int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
1140 int (*pre_leave_smm)(struct kvm_vcpu *vcpu, u64 smbase);
1141 int (*enable_smi_window)(struct kvm_vcpu *vcpu);
1143 int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
1144 int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1145 int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
1147 int (*get_msr_feature)(struct kvm_msr_entry *entry);
1150 struct kvm_arch_async_pf {
1157 extern struct kvm_x86_ops *kvm_x86_ops;
1159 #define __KVM_HAVE_ARCH_VM_ALLOC
1160 static inline struct kvm *kvm_arch_alloc_vm(void)
1162 return kvm_x86_ops->vm_alloc();
1165 static inline void kvm_arch_free_vm(struct kvm *kvm)
1167 return kvm_x86_ops->vm_free(kvm);
1170 #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
1171 static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
1173 if (kvm_x86_ops->tlb_remote_flush &&
1174 !kvm_x86_ops->tlb_remote_flush(kvm))
1180 int kvm_mmu_module_init(void);
1181 void kvm_mmu_module_exit(void);
1183 void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
1184 int kvm_mmu_create(struct kvm_vcpu *vcpu);
1185 void kvm_mmu_setup(struct kvm_vcpu *vcpu);
1186 void kvm_mmu_init_vm(struct kvm *kvm);
1187 void kvm_mmu_uninit_vm(struct kvm *kvm);
1188 void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
1189 u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
1190 u64 acc_track_mask, u64 me_mask);
1192 void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1193 void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
1194 struct kvm_memory_slot *memslot);
1195 void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
1196 const struct kvm_memory_slot *memslot);
1197 void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
1198 struct kvm_memory_slot *memslot);
1199 void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
1200 struct kvm_memory_slot *memslot);
1201 void kvm_mmu_slot_set_dirty(struct kvm *kvm,
1202 struct kvm_memory_slot *memslot);
1203 void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
1204 struct kvm_memory_slot *slot,
1205 gfn_t gfn_offset, unsigned long mask);
1206 void kvm_mmu_zap_all(struct kvm *kvm);
1207 void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
1208 unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
1209 void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
1211 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
1212 bool pdptrs_changed(struct kvm_vcpu *vcpu);
1214 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
1215 const void *val, int bytes);
1217 struct kvm_irq_mask_notifier {
1218 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
1220 struct hlist_node link;
1223 void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
1224 struct kvm_irq_mask_notifier *kimn);
1225 void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
1226 struct kvm_irq_mask_notifier *kimn);
1227 void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
1230 extern bool tdp_enabled;
1232 u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
1234 /* control of guest tsc rate supported? */
1235 extern bool kvm_has_tsc_control;
1236 /* maximum supported tsc_khz for guests */
1237 extern u32 kvm_max_guest_tsc_khz;
1238 /* number of bits of the fractional part of the TSC scaling ratio */
1239 extern u8 kvm_tsc_scaling_ratio_frac_bits;
1240 /* maximum allowed value of TSC scaling ratio */
1241 extern u64 kvm_max_tsc_scaling_ratio;
1242 /* 1ull << kvm_tsc_scaling_ratio_frac_bits */
1243 extern u64 kvm_default_tsc_scaling_ratio;
1245 extern u64 kvm_mce_cap_supported;
1247 enum emulation_result {
1248 EMULATE_DONE, /* no further processing */
1249 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
1250 EMULATE_FAIL, /* can't emulate this instruction */
1253 #define EMULTYPE_NO_DECODE (1 << 0)
1254 #define EMULTYPE_TRAP_UD (1 << 1)
1255 #define EMULTYPE_SKIP (1 << 2)
1256 #define EMULTYPE_ALLOW_RETRY (1 << 3)
1257 #define EMULTYPE_NO_UD_ON_FAIL (1 << 4)
1258 #define EMULTYPE_VMWARE (1 << 5)
1259 int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
1260 int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
1261 void *insn, int insn_len);
1263 void kvm_enable_efer_bits(u64);
1264 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
1265 int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
1266 int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
1268 struct x86_emulate_ctxt;
1270 int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
1271 int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
1272 int kvm_emulate_halt(struct kvm_vcpu *vcpu);
1273 int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
1274 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
1276 void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
1277 int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
1278 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
1280 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
1281 int reason, bool has_error_code, u32 error_code);
1283 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
1284 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
1285 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
1286 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
1287 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
1288 int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
1289 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
1290 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
1291 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
1292 int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
1294 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1295 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
1297 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
1298 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
1299 bool kvm_rdpmc(struct kvm_vcpu *vcpu);
1301 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1302 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1303 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
1304 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
1305 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
1306 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
1307 gfn_t gfn, void *data, int offset, int len,
1309 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
1310 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
1312 static inline int __kvm_irq_line_state(unsigned long *irq_state,
1313 int irq_source_id, int level)
1315 /* Logical OR for level trig interrupt */
1317 __set_bit(irq_source_id, irq_state);
1319 __clear_bit(irq_source_id, irq_state);
1321 return !!(*irq_state);
1324 #define KVM_MMU_ROOT_CURRENT BIT(0)
1325 #define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
1326 #define KVM_MMU_ROOTS_ALL (~0UL)
1328 int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
1329 void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
1331 void kvm_inject_nmi(struct kvm_vcpu *vcpu);
1333 int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
1334 int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
1335 void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
1336 int kvm_mmu_load(struct kvm_vcpu *vcpu);
1337 void kvm_mmu_unload(struct kvm_vcpu *vcpu);
1338 void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
1339 void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, ulong roots_to_free);
1340 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1341 struct x86_exception *exception);
1342 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1343 struct x86_exception *exception);
1344 gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1345 struct x86_exception *exception);
1346 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1347 struct x86_exception *exception);
1348 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1349 struct x86_exception *exception);
1351 void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
1353 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1355 int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
1356 void *insn, int insn_len);
1357 void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
1358 void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
1359 void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu, gpa_t new_cr3, bool skip_tlb_flush);
1361 void kvm_enable_tdp(void);
1362 void kvm_disable_tdp(void);
1364 static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1365 struct x86_exception *exception)
1370 static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1372 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1374 return (struct kvm_mmu_page *)page_private(page);
1377 static inline u16 kvm_read_ldt(void)
1380 asm("sldt %0" : "=g"(ldt));
1384 static inline void kvm_load_ldt(u16 sel)
1386 asm("lldt %0" : : "rm"(sel));
1389 #ifdef CONFIG_X86_64
1390 static inline unsigned long read_msr(unsigned long msr)
1399 static inline u32 get_rdx_init_val(void)
1401 return 0x600; /* P6 family */
1404 static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1406 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1409 #define TSS_IOPB_BASE_OFFSET 0x66
1410 #define TSS_BASE_SIZE 0x68
1411 #define TSS_IOPB_SIZE (65536 / 8)
1412 #define TSS_REDIRECTION_SIZE (256 / 8)
1413 #define RMODE_TSS_SIZE \
1414 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
1417 TASK_SWITCH_CALL = 0,
1418 TASK_SWITCH_IRET = 1,
1419 TASK_SWITCH_JMP = 2,
1420 TASK_SWITCH_GATE = 3,
1423 #define HF_GIF_MASK (1 << 0)
1424 #define HF_HIF_MASK (1 << 1)
1425 #define HF_VINTR_MASK (1 << 2)
1426 #define HF_NMI_MASK (1 << 3)
1427 #define HF_IRET_MASK (1 << 4)
1428 #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1429 #define HF_SMM_MASK (1 << 6)
1430 #define HF_SMM_INSIDE_NMI_MASK (1 << 7)
1432 #define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
1433 #define KVM_ADDRESS_SPACE_NUM 2
1435 #define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
1436 #define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
1439 * Hardware virtualization extension instructions may fault if a
1440 * reboot turns off virtualization while processes are running.
1441 * Trap the fault and ignore the instruction if that happens.
1443 asmlinkage void kvm_spurious_fault(void);
1445 #define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
1446 "666: " insn "\n\t" \
1448 ".pushsection .fixup, \"ax\" \n" \
1450 cleanup_insn "\n\t" \
1451 "cmpb $0, kvm_rebooting \n\t" \
1453 __ASM_SIZE(push) " $666b \n\t" \
1454 "call kvm_spurious_fault \n\t" \
1455 ".popsection \n\t" \
1456 _ASM_EXTABLE(666b, 667b)
1458 #define __kvm_handle_fault_on_reboot(insn) \
1459 ____kvm_handle_fault_on_reboot(insn, "")
1461 #define KVM_ARCH_WANT_MMU_NOTIFIER
1462 int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
1463 int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
1464 int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
1465 void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
1466 int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
1467 int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1468 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
1469 int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
1470 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
1471 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
1473 int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
1474 unsigned long ipi_bitmap_high, u32 min,
1475 unsigned long icr, int op_64_bit);
1477 u64 kvm_get_arch_capabilities(void);
1478 void kvm_define_shared_msr(unsigned index, u32 msr);
1479 int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
1481 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
1482 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
1484 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
1485 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1487 void kvm_make_mclock_inprogress_request(struct kvm *kvm);
1488 void kvm_make_scan_ioapic_request(struct kvm *kvm);
1490 void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1491 struct kvm_async_pf *work);
1492 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1493 struct kvm_async_pf *work);
1494 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1495 struct kvm_async_pf *work);
1496 bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
1497 extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1499 int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
1500 int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1501 void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
1503 int kvm_is_in_guest(void);
1505 int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1506 int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
1507 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
1508 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
1510 bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
1511 struct kvm_vcpu **dest_vcpu);
1513 void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
1514 struct kvm_lapic_irq *irq);
1516 static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
1518 if (kvm_x86_ops->vcpu_blocking)
1519 kvm_x86_ops->vcpu_blocking(vcpu);
1522 static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
1524 if (kvm_x86_ops->vcpu_unblocking)
1525 kvm_x86_ops->vcpu_unblocking(vcpu);
1528 static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
1530 static inline int kvm_cpu_get_apicid(int mps_cpu)
1532 #ifdef CONFIG_X86_LOCAL_APIC
1533 return default_cpu_present_to_apicid(mps_cpu);
1540 #define put_smstate(type, buf, offset, val) \
1541 *(type *)((buf) + (offset) - 0x7e00) = val
1543 #endif /* _ASM_X86_KVM_HOST_H */