1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * Based on arch/arm/mm/proc.S
5 * Copyright (C) 2001 Deep Blue Solutions Ltd.
6 * Copyright (C) 2012 ARM Ltd.
7 * Author: Catalin Marinas <catalin.marinas@arm.com>
10 #include <linux/init.h>
11 #include <linux/linkage.h>
12 #include <asm/assembler.h>
13 #include <asm/asm-offsets.h>
14 #include <asm/asm_pointer_auth.h>
15 #include <asm/hwcap.h>
16 #include <asm/pgtable.h>
17 #include <asm/pgtable-hwdef.h>
18 #include <asm/cpufeature.h>
19 #include <asm/alternative.h>
22 #ifdef CONFIG_ARM64_64K_PAGES
23 #define TCR_TG_FLAGS TCR_TG0_64K | TCR_TG1_64K
24 #elif defined(CONFIG_ARM64_16K_PAGES)
25 #define TCR_TG_FLAGS TCR_TG0_16K | TCR_TG1_16K
26 #else /* CONFIG_ARM64_4K_PAGES */
27 #define TCR_TG_FLAGS TCR_TG0_4K | TCR_TG1_4K
30 #ifdef CONFIG_RANDOMIZE_BASE
31 #define TCR_KASLR_FLAGS TCR_NFD1
33 #define TCR_KASLR_FLAGS 0
36 #define TCR_SMP_FLAGS TCR_SHARED
38 /* PTWs cacheable, inner/outer WBWA */
39 #define TCR_CACHE_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
41 #ifdef CONFIG_KASAN_SW_TAGS
42 #define TCR_KASAN_FLAGS TCR_TBI1
44 #define TCR_KASAN_FLAGS 0
47 /* Default MAIR_EL1 */
48 #define MAIR_EL1_SET \
49 (MAIR_ATTRIDX(MAIR_ATTR_DEVICE_nGnRnE, MT_DEVICE_nGnRnE) | \
50 MAIR_ATTRIDX(MAIR_ATTR_DEVICE_nGnRE, MT_DEVICE_nGnRE) | \
51 MAIR_ATTRIDX(MAIR_ATTR_DEVICE_GRE, MT_DEVICE_GRE) | \
52 MAIR_ATTRIDX(MAIR_ATTR_NORMAL_NC, MT_NORMAL_NC) | \
53 MAIR_ATTRIDX(MAIR_ATTR_NORMAL, MT_NORMAL) | \
54 MAIR_ATTRIDX(MAIR_ATTR_NORMAL_WT, MT_NORMAL_WT))
58 * cpu_do_suspend - save CPU registers context
60 * x0: virtual address of context pointer
62 SYM_FUNC_START(cpu_do_suspend)
65 mrs x4, contextidr_el1
73 alternative_if_not ARM64_HAS_VIRT_HOST_EXTN
83 stp x10, x11, [x0, #64]
84 stp x12, x13, [x0, #80]
86 SYM_FUNC_END(cpu_do_suspend)
89 * cpu_do_resume - restore CPU register context
91 * x0: Address of context pointer
93 .pushsection ".idmap.text", "awx"
94 SYM_FUNC_START(cpu_do_resume)
98 ldp x9, x10, [x0, #48]
99 ldp x11, x12, [x0, #64]
100 ldp x13, x14, [x0, #80]
103 msr contextidr_el1, x4
106 /* Don't change t0sz here, mask those bits when restoring */
108 bfi x8, x7, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH
114 * __cpu_setup() cleared MDSCR_EL1.MDE and friends, before unmasking
115 * debug exceptions. By restoring MDSCR_EL1 here, we may take a debug
116 * exception. Mask them until local_daif_restore() in cpu_suspend()
123 alternative_if_not ARM64_HAS_VIRT_HOST_EXTN
130 * Restore oslsr_el1 by writing oslar_el1
133 ubfx x11, x11, #1, #1
135 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
136 reset_amuserenr_el0 x0 // Disable AMU access from EL0
138 alternative_if ARM64_HAS_RAS_EXTN
139 msr_s SYS_DISR_EL1, xzr
140 alternative_else_nop_endif
142 ptrauth_keys_install_kernel_nosync x14, x1, x2, x3
145 SYM_FUNC_END(cpu_do_resume)
149 .pushsection ".idmap.text", "awx"
151 .macro __idmap_cpu_set_reserved_ttbr1, tmp1, tmp2
152 adrp \tmp1, empty_zero_page
153 phys_to_ttbr \tmp2, \tmp1
154 offset_ttbr1 \tmp2, \tmp1
163 * void idmap_cpu_replace_ttbr1(phys_addr_t ttbr1)
165 * This is the low-level counterpart to cpu_replace_ttbr1, and should not be
166 * called by anything else. It can only be executed from a TTBR0 mapping.
168 SYM_FUNC_START(idmap_cpu_replace_ttbr1)
169 save_and_disable_daif flags=x2
171 __idmap_cpu_set_reserved_ttbr1 x1, x3
180 SYM_FUNC_END(idmap_cpu_replace_ttbr1)
183 #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
184 .pushsection ".idmap.text", "awx"
186 .macro __idmap_kpti_get_pgtable_ent, type
187 dc cvac, cur_\()\type\()p // Ensure any existing dirty
188 dmb sy // lines are written back before
189 ldr \type, [cur_\()\type\()p] // loading the entry
190 tbz \type, #0, skip_\()\type // Skip invalid and
191 tbnz \type, #11, skip_\()\type // non-global entries
194 .macro __idmap_kpti_put_pgtable_ent_ng, type
195 orr \type, \type, #PTE_NG // Same bit for blocks and pages
196 str \type, [cur_\()\type\()p] // Update the entry and ensure
197 dmb sy // that it is visible to all
198 dc civac, cur_\()\type\()p // CPUs.
202 * void __kpti_install_ng_mappings(int cpu, int num_cpus, phys_addr_t swapper)
204 * Called exactly once from stop_machine context by each CPU found during boot.
208 SYM_FUNC_START(idmap_kpti_install_ng_mappings)
227 mrs swapper_ttb, ttbr1_el1
228 restore_ttbr1 swapper_ttb
229 adr flag_ptr, __idmap_kpti_flag
231 cbnz cpu, __idmap_kpti_secondary
233 /* We're the boot CPU. Wait for the others to catch up */
236 ldaxr w17, [flag_ptr]
237 eor w17, w17, num_cpus
240 /* We need to walk swapper, so turn off the MMU. */
241 pre_disable_mmu_workaround
243 bic x17, x17, #SCTLR_ELx_M
247 /* Everybody is enjoying the idmap, so we can rewrite swapper. */
249 mov cur_pgdp, swapper_pa
250 add end_pgdp, cur_pgdp, #(PTRS_PER_PGD * 8)
251 do_pgd: __idmap_kpti_get_pgtable_ent pgd
252 tbnz pgd, #1, walk_puds
254 __idmap_kpti_put_pgtable_ent_ng pgd
256 add cur_pgdp, cur_pgdp, #8
257 cmp cur_pgdp, end_pgdp
260 /* Publish the updated tables and nuke all the TLBs */
266 /* We're done: fire up the MMU again */
268 orr x17, x17, #SCTLR_ELx_M
273 * Invalidate the local I-cache so that any instructions fetched
274 * speculatively from the PoC are discarded, since they may have
275 * been dynamically patched at the PoU.
281 /* Set the flag to zero to indicate that we're all done */
287 .if CONFIG_PGTABLE_LEVELS > 3
288 pte_to_phys cur_pudp, pgd
289 add end_pudp, cur_pudp, #(PTRS_PER_PUD * 8)
290 do_pud: __idmap_kpti_get_pgtable_ent pud
291 tbnz pud, #1, walk_pmds
293 __idmap_kpti_put_pgtable_ent_ng pud
295 add cur_pudp, cur_pudp, 8
296 cmp cur_pudp, end_pudp
299 .else /* CONFIG_PGTABLE_LEVELS <= 3 */
308 .if CONFIG_PGTABLE_LEVELS > 2
309 pte_to_phys cur_pmdp, pud
310 add end_pmdp, cur_pmdp, #(PTRS_PER_PMD * 8)
311 do_pmd: __idmap_kpti_get_pgtable_ent pmd
312 tbnz pmd, #1, walk_ptes
314 __idmap_kpti_put_pgtable_ent_ng pmd
316 add cur_pmdp, cur_pmdp, #8
317 cmp cur_pmdp, end_pmdp
320 .else /* CONFIG_PGTABLE_LEVELS <= 2 */
329 pte_to_phys cur_ptep, pmd
330 add end_ptep, cur_ptep, #(PTRS_PER_PTE * 8)
331 do_pte: __idmap_kpti_get_pgtable_ent pte
332 __idmap_kpti_put_pgtable_ent_ng pte
334 add cur_ptep, cur_ptep, #8
335 cmp cur_ptep, end_ptep
355 /* Secondary CPUs end up here */
356 __idmap_kpti_secondary:
357 /* Uninstall swapper before surgery begins */
358 __idmap_cpu_set_reserved_ttbr1 x16, x17
360 /* Increment the flag to let the boot CPU we're ready */
361 1: ldxr w16, [flag_ptr]
363 stxr w17, w16, [flag_ptr]
366 /* Wait for the boot CPU to finish messing around with swapper */
372 /* All done, act like nothing happened */
373 offset_ttbr1 swapper_ttb, x16
374 msr ttbr1_el1, swapper_ttb
380 SYM_FUNC_END(idmap_kpti_install_ng_mappings)
387 * Initialise the processor for turning the MMU on.
390 * Return in x0 the value of the SCTLR_EL1 register.
392 .pushsection ".idmap.text", "awx"
393 SYM_FUNC_START(__cpu_setup)
394 tlbi vmalle1 // Invalidate local TLB
398 msr cpacr_el1, x1 // Enable FP/ASIMD
399 mov x1, #1 << 12 // Reset mdscr_el1 and disable
400 msr mdscr_el1, x1 // access to the DCC from EL0
401 isb // Unmask debug exceptions now,
402 enable_dbg // since this is per-cpu
403 reset_pmuserenr_el0 x1 // Disable PMU access from EL0
404 reset_amuserenr_el0 x1 // Disable AMU access from EL0
407 * Memory region attributes
409 mov_q x5, MAIR_EL1_SET
412 * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
413 * both user and kernel.
415 mov_q x10, TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
416 TCR_TG_FLAGS | TCR_KASLR_FLAGS | TCR_ASID16 | \
417 TCR_TBI0 | TCR_A1 | TCR_KASAN_FLAGS
418 tcr_clear_errata_bits x10, x9, x5
420 #ifdef CONFIG_ARM64_VA_BITS_52
421 ldr_l x9, vabits_actual
431 * Set the IPS bits in TCR_EL1.
433 tcr_compute_pa_size x10, #TCR_IPS_SHIFT, x5, x6
434 #ifdef CONFIG_ARM64_HW_AFDBM
436 * Enable hardware update of the Access Flags bit.
437 * Hardware dirty bit management is enabled later,
440 mrs x9, ID_AA64MMFR1_EL1
443 orr x10, x10, #TCR_HA // hardware Access flag update
445 #endif /* CONFIG_ARM64_HW_AFDBM */
450 mov_q x0, SCTLR_EL1_SET
451 ret // return to head.S
452 SYM_FUNC_END(__cpu_setup)