1 // SPDX-License-Identifier: GPL-2.0
3 * SDM845 SoC device tree source
5 * Copyright (c) 2018, The Linux Foundation. All rights reserved.
8 #include <dt-bindings/clock/qcom,camcc-sdm845.h>
9 #include <dt-bindings/clock/qcom,dispcc-sdm845.h>
10 #include <dt-bindings/clock/qcom,gcc-sdm845.h>
11 #include <dt-bindings/clock/qcom,gpucc-sdm845.h>
12 #include <dt-bindings/clock/qcom,lpass-sdm845.h>
13 #include <dt-bindings/clock/qcom,rpmh.h>
14 #include <dt-bindings/clock/qcom,videocc-sdm845.h>
15 #include <dt-bindings/interconnect/qcom,osm-l3.h>
16 #include <dt-bindings/interconnect/qcom,sdm845.h>
17 #include <dt-bindings/interrupt-controller/arm-gic.h>
18 #include <dt-bindings/phy/phy-qcom-qusb2.h>
19 #include <dt-bindings/power/qcom-rpmpd.h>
20 #include <dt-bindings/reset/qcom,sdm845-aoss.h>
21 #include <dt-bindings/reset/qcom,sdm845-pdc.h>
22 #include <dt-bindings/soc/qcom,apr.h>
23 #include <dt-bindings/soc/qcom,rpmh-rsc.h>
24 #include <dt-bindings/clock/qcom,gcc-sdm845.h>
25 #include <dt-bindings/thermal/thermal.h>
28 interrupt-parent = <&intc>;
71 device_type = "memory";
72 /* We expect the bootloader to fill in the size */
73 reg = <0 0x80000000 0 0>;
81 hyp_mem: memory@85700000 {
82 reg = <0 0x85700000 0 0x600000>;
86 xbl_mem: memory@85e00000 {
87 reg = <0 0x85e00000 0 0x100000>;
91 aop_mem: memory@85fc0000 {
92 reg = <0 0x85fc0000 0 0x20000>;
96 aop_cmd_db_mem: memory@85fe0000 {
97 compatible = "qcom,cmd-db";
98 reg = <0x0 0x85fe0000 0 0x20000>;
102 smem_mem: memory@86000000 {
103 reg = <0x0 0x86000000 0 0x200000>;
107 tz_mem: memory@86200000 {
108 reg = <0 0x86200000 0 0x2d00000>;
112 rmtfs_mem: memory@88f00000 {
113 compatible = "qcom,rmtfs-mem";
114 reg = <0 0x88f00000 0 0x200000>;
117 qcom,client-id = <1>;
121 qseecom_mem: memory@8ab00000 {
122 reg = <0 0x8ab00000 0 0x1400000>;
126 camera_mem: memory@8bf00000 {
127 reg = <0 0x8bf00000 0 0x500000>;
131 ipa_fw_mem: memory@8c400000 {
132 reg = <0 0x8c400000 0 0x10000>;
136 ipa_gsi_mem: memory@8c410000 {
137 reg = <0 0x8c410000 0 0x5000>;
141 gpu_mem: memory@8c415000 {
142 reg = <0 0x8c415000 0 0x2000>;
146 adsp_mem: memory@8c500000 {
147 reg = <0 0x8c500000 0 0x1a00000>;
151 wlan_msa_mem: memory@8df00000 {
152 reg = <0 0x8df00000 0 0x100000>;
156 mpss_region: memory@8e000000 {
157 reg = <0 0x8e000000 0 0x7800000>;
161 venus_mem: memory@95800000 {
162 reg = <0 0x95800000 0 0x500000>;
166 cdsp_mem: memory@95d00000 {
167 reg = <0 0x95d00000 0 0x800000>;
171 mba_region: memory@96500000 {
172 reg = <0 0x96500000 0 0x200000>;
176 slpi_mem: memory@96700000 {
177 reg = <0 0x96700000 0 0x1400000>;
181 spss_mem: memory@97b00000 {
182 reg = <0 0x97b00000 0 0x100000>;
188 #address-cells = <2>;
193 compatible = "qcom,kryo385";
195 enable-method = "psci";
196 cpu-idle-states = <&LITTLE_CPU_SLEEP_0
199 capacity-dmips-mhz = <607>;
200 dynamic-power-coefficient = <100>;
201 qcom,freq-domain = <&cpufreq_hw 0>;
202 operating-points-v2 = <&cpu0_opp_table>;
203 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
204 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
205 #cooling-cells = <2>;
206 next-level-cache = <&L2_0>;
208 compatible = "cache";
209 next-level-cache = <&L3_0>;
211 compatible = "cache";
218 compatible = "qcom,kryo385";
220 enable-method = "psci";
221 cpu-idle-states = <&LITTLE_CPU_SLEEP_0
224 capacity-dmips-mhz = <607>;
225 dynamic-power-coefficient = <100>;
226 qcom,freq-domain = <&cpufreq_hw 0>;
227 operating-points-v2 = <&cpu0_opp_table>;
228 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
229 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
230 #cooling-cells = <2>;
231 next-level-cache = <&L2_100>;
233 compatible = "cache";
234 next-level-cache = <&L3_0>;
240 compatible = "qcom,kryo385";
242 enable-method = "psci";
243 cpu-idle-states = <&LITTLE_CPU_SLEEP_0
246 capacity-dmips-mhz = <607>;
247 dynamic-power-coefficient = <100>;
248 qcom,freq-domain = <&cpufreq_hw 0>;
249 operating-points-v2 = <&cpu0_opp_table>;
250 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
251 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
252 #cooling-cells = <2>;
253 next-level-cache = <&L2_200>;
255 compatible = "cache";
256 next-level-cache = <&L3_0>;
262 compatible = "qcom,kryo385";
264 enable-method = "psci";
265 cpu-idle-states = <&LITTLE_CPU_SLEEP_0
268 capacity-dmips-mhz = <607>;
269 dynamic-power-coefficient = <100>;
270 qcom,freq-domain = <&cpufreq_hw 0>;
271 operating-points-v2 = <&cpu0_opp_table>;
272 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
273 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
274 #cooling-cells = <2>;
275 next-level-cache = <&L2_300>;
277 compatible = "cache";
278 next-level-cache = <&L3_0>;
284 compatible = "qcom,kryo385";
286 enable-method = "psci";
287 capacity-dmips-mhz = <1024>;
288 cpu-idle-states = <&BIG_CPU_SLEEP_0
291 dynamic-power-coefficient = <396>;
292 qcom,freq-domain = <&cpufreq_hw 1>;
293 operating-points-v2 = <&cpu4_opp_table>;
294 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
295 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
296 #cooling-cells = <2>;
297 next-level-cache = <&L2_400>;
299 compatible = "cache";
300 next-level-cache = <&L3_0>;
306 compatible = "qcom,kryo385";
308 enable-method = "psci";
309 capacity-dmips-mhz = <1024>;
310 cpu-idle-states = <&BIG_CPU_SLEEP_0
313 dynamic-power-coefficient = <396>;
314 qcom,freq-domain = <&cpufreq_hw 1>;
315 operating-points-v2 = <&cpu4_opp_table>;
316 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
317 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
318 #cooling-cells = <2>;
319 next-level-cache = <&L2_500>;
321 compatible = "cache";
322 next-level-cache = <&L3_0>;
328 compatible = "qcom,kryo385";
330 enable-method = "psci";
331 capacity-dmips-mhz = <1024>;
332 cpu-idle-states = <&BIG_CPU_SLEEP_0
335 dynamic-power-coefficient = <396>;
336 qcom,freq-domain = <&cpufreq_hw 1>;
337 operating-points-v2 = <&cpu4_opp_table>;
338 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
339 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
340 #cooling-cells = <2>;
341 next-level-cache = <&L2_600>;
343 compatible = "cache";
344 next-level-cache = <&L3_0>;
350 compatible = "qcom,kryo385";
352 enable-method = "psci";
353 capacity-dmips-mhz = <1024>;
354 cpu-idle-states = <&BIG_CPU_SLEEP_0
357 dynamic-power-coefficient = <396>;
358 qcom,freq-domain = <&cpufreq_hw 1>;
359 operating-points-v2 = <&cpu4_opp_table>;
360 interconnects = <&gladiator_noc MASTER_APPSS_PROC 3 &mem_noc SLAVE_EBI1 3>,
361 <&osm_l3 MASTER_OSM_L3_APPS &osm_l3 SLAVE_OSM_L3>;
362 #cooling-cells = <2>;
363 next-level-cache = <&L2_700>;
365 compatible = "cache";
366 next-level-cache = <&L3_0>;
407 entry-method = "psci";
409 LITTLE_CPU_SLEEP_0: cpu-sleep-0-0 {
410 compatible = "arm,idle-state";
411 idle-state-name = "little-power-down";
412 arm,psci-suspend-param = <0x40000003>;
413 entry-latency-us = <350>;
414 exit-latency-us = <461>;
415 min-residency-us = <1890>;
419 LITTLE_CPU_SLEEP_1: cpu-sleep-0-1 {
420 compatible = "arm,idle-state";
421 idle-state-name = "little-rail-power-down";
422 arm,psci-suspend-param = <0x40000004>;
423 entry-latency-us = <360>;
424 exit-latency-us = <531>;
425 min-residency-us = <3934>;
429 BIG_CPU_SLEEP_0: cpu-sleep-1-0 {
430 compatible = "arm,idle-state";
431 idle-state-name = "big-power-down";
432 arm,psci-suspend-param = <0x40000003>;
433 entry-latency-us = <264>;
434 exit-latency-us = <621>;
435 min-residency-us = <952>;
439 BIG_CPU_SLEEP_1: cpu-sleep-1-1 {
440 compatible = "arm,idle-state";
441 idle-state-name = "big-rail-power-down";
442 arm,psci-suspend-param = <0x40000004>;
443 entry-latency-us = <702>;
444 exit-latency-us = <1061>;
445 min-residency-us = <4488>;
449 CLUSTER_SLEEP_0: cluster-sleep-0 {
450 compatible = "arm,idle-state";
451 idle-state-name = "cluster-power-down";
452 arm,psci-suspend-param = <0x400000F4>;
453 entry-latency-us = <3263>;
454 exit-latency-us = <6562>;
455 min-residency-us = <9987>;
461 cpu0_opp_table: cpu0_opp_table {
462 compatible = "operating-points-v2";
465 cpu0_opp1: opp-300000000 {
466 opp-hz = /bits/ 64 <300000000>;
467 opp-peak-kBps = <800000 4800000>;
470 cpu0_opp2: opp-403200000 {
471 opp-hz = /bits/ 64 <403200000>;
472 opp-peak-kBps = <800000 4800000>;
475 cpu0_opp3: opp-480000000 {
476 opp-hz = /bits/ 64 <480000000>;
477 opp-peak-kBps = <800000 6451200>;
480 cpu0_opp4: opp-576000000 {
481 opp-hz = /bits/ 64 <576000000>;
482 opp-peak-kBps = <800000 6451200>;
485 cpu0_opp5: opp-652800000 {
486 opp-hz = /bits/ 64 <652800000>;
487 opp-peak-kBps = <800000 7680000>;
490 cpu0_opp6: opp-748800000 {
491 opp-hz = /bits/ 64 <748800000>;
492 opp-peak-kBps = <1804000 9216000>;
495 cpu0_opp7: opp-825600000 {
496 opp-hz = /bits/ 64 <825600000>;
497 opp-peak-kBps = <1804000 9216000>;
500 cpu0_opp8: opp-902400000 {
501 opp-hz = /bits/ 64 <902400000>;
502 opp-peak-kBps = <1804000 10444800>;
505 cpu0_opp9: opp-979200000 {
506 opp-hz = /bits/ 64 <979200000>;
507 opp-peak-kBps = <1804000 11980800>;
510 cpu0_opp10: opp-1056000000 {
511 opp-hz = /bits/ 64 <1056000000>;
512 opp-peak-kBps = <1804000 11980800>;
515 cpu0_opp11: opp-1132800000 {
516 opp-hz = /bits/ 64 <1132800000>;
517 opp-peak-kBps = <2188000 13516800>;
520 cpu0_opp12: opp-1228800000 {
521 opp-hz = /bits/ 64 <1228800000>;
522 opp-peak-kBps = <2188000 15052800>;
525 cpu0_opp13: opp-1324800000 {
526 opp-hz = /bits/ 64 <1324800000>;
527 opp-peak-kBps = <2188000 16588800>;
530 cpu0_opp14: opp-1420800000 {
531 opp-hz = /bits/ 64 <1420800000>;
532 opp-peak-kBps = <3072000 18124800>;
535 cpu0_opp15: opp-1516800000 {
536 opp-hz = /bits/ 64 <1516800000>;
537 opp-peak-kBps = <3072000 19353600>;
540 cpu0_opp16: opp-1612800000 {
541 opp-hz = /bits/ 64 <1612800000>;
542 opp-peak-kBps = <4068000 19353600>;
545 cpu0_opp17: opp-1689600000 {
546 opp-hz = /bits/ 64 <1689600000>;
547 opp-peak-kBps = <4068000 20889600>;
550 cpu0_opp18: opp-1766400000 {
551 opp-hz = /bits/ 64 <1766400000>;
552 opp-peak-kBps = <4068000 22425600>;
556 cpu4_opp_table: cpu4_opp_table {
557 compatible = "operating-points-v2";
560 cpu4_opp1: opp-300000000 {
561 opp-hz = /bits/ 64 <300000000>;
562 opp-peak-kBps = <800000 4800000>;
565 cpu4_opp2: opp-403200000 {
566 opp-hz = /bits/ 64 <403200000>;
567 opp-peak-kBps = <800000 4800000>;
570 cpu4_opp3: opp-480000000 {
571 opp-hz = /bits/ 64 <480000000>;
572 opp-peak-kBps = <1804000 4800000>;
575 cpu4_opp4: opp-576000000 {
576 opp-hz = /bits/ 64 <576000000>;
577 opp-peak-kBps = <1804000 4800000>;
580 cpu4_opp5: opp-652800000 {
581 opp-hz = /bits/ 64 <652800000>;
582 opp-peak-kBps = <1804000 4800000>;
585 cpu4_opp6: opp-748800000 {
586 opp-hz = /bits/ 64 <748800000>;
587 opp-peak-kBps = <1804000 4800000>;
590 cpu4_opp7: opp-825600000 {
591 opp-hz = /bits/ 64 <825600000>;
592 opp-peak-kBps = <2188000 9216000>;
595 cpu4_opp8: opp-902400000 {
596 opp-hz = /bits/ 64 <902400000>;
597 opp-peak-kBps = <2188000 9216000>;
600 cpu4_opp9: opp-979200000 {
601 opp-hz = /bits/ 64 <979200000>;
602 opp-peak-kBps = <2188000 9216000>;
605 cpu4_opp10: opp-1056000000 {
606 opp-hz = /bits/ 64 <1056000000>;
607 opp-peak-kBps = <3072000 9216000>;
610 cpu4_opp11: opp-1132800000 {
611 opp-hz = /bits/ 64 <1132800000>;
612 opp-peak-kBps = <3072000 11980800>;
615 cpu4_opp12: opp-1209600000 {
616 opp-hz = /bits/ 64 <1209600000>;
617 opp-peak-kBps = <4068000 11980800>;
620 cpu4_opp13: opp-1286400000 {
621 opp-hz = /bits/ 64 <1286400000>;
622 opp-peak-kBps = <4068000 11980800>;
625 cpu4_opp14: opp-1363200000 {
626 opp-hz = /bits/ 64 <1363200000>;
627 opp-peak-kBps = <4068000 15052800>;
630 cpu4_opp15: opp-1459200000 {
631 opp-hz = /bits/ 64 <1459200000>;
632 opp-peak-kBps = <4068000 15052800>;
635 cpu4_opp16: opp-1536000000 {
636 opp-hz = /bits/ 64 <1536000000>;
637 opp-peak-kBps = <5412000 15052800>;
640 cpu4_opp17: opp-1612800000 {
641 opp-hz = /bits/ 64 <1612800000>;
642 opp-peak-kBps = <5412000 15052800>;
645 cpu4_opp18: opp-1689600000 {
646 opp-hz = /bits/ 64 <1689600000>;
647 opp-peak-kBps = <5412000 19353600>;
650 cpu4_opp19: opp-1766400000 {
651 opp-hz = /bits/ 64 <1766400000>;
652 opp-peak-kBps = <6220000 19353600>;
655 cpu4_opp20: opp-1843200000 {
656 opp-hz = /bits/ 64 <1843200000>;
657 opp-peak-kBps = <6220000 19353600>;
660 cpu4_opp21: opp-1920000000 {
661 opp-hz = /bits/ 64 <1920000000>;
662 opp-peak-kBps = <7216000 19353600>;
665 cpu4_opp22: opp-1996800000 {
666 opp-hz = /bits/ 64 <1996800000>;
667 opp-peak-kBps = <7216000 20889600>;
670 cpu4_opp23: opp-2092800000 {
671 opp-hz = /bits/ 64 <2092800000>;
672 opp-peak-kBps = <7216000 20889600>;
675 cpu4_opp24: opp-2169600000 {
676 opp-hz = /bits/ 64 <2169600000>;
677 opp-peak-kBps = <7216000 20889600>;
680 cpu4_opp25: opp-2246400000 {
681 opp-hz = /bits/ 64 <2246400000>;
682 opp-peak-kBps = <7216000 20889600>;
685 cpu4_opp26: opp-2323200000 {
686 opp-hz = /bits/ 64 <2323200000>;
687 opp-peak-kBps = <7216000 20889600>;
690 cpu4_opp27: opp-2400000000 {
691 opp-hz = /bits/ 64 <2400000000>;
692 opp-peak-kBps = <7216000 22425600>;
695 cpu4_opp28: opp-2476800000 {
696 opp-hz = /bits/ 64 <2476800000>;
697 opp-peak-kBps = <7216000 22425600>;
700 cpu4_opp29: opp-2553600000 {
701 opp-hz = /bits/ 64 <2553600000>;
702 opp-peak-kBps = <7216000 22425600>;
705 cpu4_opp30: opp-2649600000 {
706 opp-hz = /bits/ 64 <2649600000>;
707 opp-peak-kBps = <7216000 22425600>;
710 cpu4_opp31: opp-2745600000 {
711 opp-hz = /bits/ 64 <2745600000>;
712 opp-peak-kBps = <7216000 25497600>;
715 cpu4_opp32: opp-2803200000 {
716 opp-hz = /bits/ 64 <2803200000>;
717 opp-peak-kBps = <7216000 25497600>;
722 compatible = "arm,armv8-pmuv3";
723 interrupts = <GIC_PPI 5 IRQ_TYPE_LEVEL_HIGH>;
727 compatible = "arm,armv8-timer";
728 interrupts = <GIC_PPI 1 IRQ_TYPE_LEVEL_LOW>,
729 <GIC_PPI 2 IRQ_TYPE_LEVEL_LOW>,
730 <GIC_PPI 3 IRQ_TYPE_LEVEL_LOW>,
731 <GIC_PPI 0 IRQ_TYPE_LEVEL_LOW>;
736 compatible = "fixed-clock";
738 clock-frequency = <38400000>;
739 clock-output-names = "xo_board";
742 sleep_clk: sleep-clk {
743 compatible = "fixed-clock";
745 clock-frequency = <32764>;
751 compatible = "qcom,scm-sdm845", "qcom,scm";
755 adsp_pas: remoteproc-adsp {
756 compatible = "qcom,sdm845-adsp-pas";
758 interrupts-extended = <&intc GIC_SPI 162 IRQ_TYPE_EDGE_RISING>,
759 <&adsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
760 <&adsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
761 <&adsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
762 <&adsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
763 interrupt-names = "wdog", "fatal", "ready",
764 "handover", "stop-ack";
766 clocks = <&rpmhcc RPMH_CXO_CLK>;
769 memory-region = <&adsp_mem>;
771 qcom,smem-states = <&adsp_smp2p_out 0>;
772 qcom,smem-state-names = "stop";
777 interrupts = <GIC_SPI 156 IRQ_TYPE_EDGE_RISING>;
779 qcom,remote-pid = <2>;
780 mboxes = <&apss_shared 8>;
783 compatible = "qcom,apr-v2";
784 qcom,glink-channels = "apr_audio_svc";
785 qcom,apr-domain = <APR_DOMAIN_ADSP>;
786 #address-cells = <1>;
788 qcom,intents = <512 20>;
791 reg = <APR_SVC_ADSP_CORE>;
792 compatible = "qcom,q6core";
793 qcom,protection-domain = "avs/audio", "msm/adsp/audio_pd";
796 q6afe: apr-service@4 {
797 compatible = "qcom,q6afe";
799 qcom,protection-domain = "avs/audio", "msm/adsp/audio_pd";
801 compatible = "qcom,q6afe-dais";
802 #address-cells = <1>;
804 #sound-dai-cells = <1>;
808 q6asm: apr-service@7 {
809 compatible = "qcom,q6asm";
811 qcom,protection-domain = "avs/audio", "msm/adsp/audio_pd";
813 compatible = "qcom,q6asm-dais";
814 #address-cells = <1>;
816 #sound-dai-cells = <1>;
817 iommus = <&apps_smmu 0x1821 0x0>;
821 q6adm: apr-service@8 {
822 compatible = "qcom,q6adm";
824 qcom,protection-domain = "avs/audio", "msm/adsp/audio_pd";
826 compatible = "qcom,q6adm-routing";
827 #sound-dai-cells = <0>;
833 compatible = "qcom,fastrpc";
834 qcom,glink-channels = "fastrpcglink-apps-dsp";
836 #address-cells = <1>;
840 compatible = "qcom,fastrpc-compute-cb";
842 iommus = <&apps_smmu 0x1823 0x0>;
846 compatible = "qcom,fastrpc-compute-cb";
848 iommus = <&apps_smmu 0x1824 0x0>;
854 cdsp_pas: remoteproc-cdsp {
855 compatible = "qcom,sdm845-cdsp-pas";
857 interrupts-extended = <&intc GIC_SPI 578 IRQ_TYPE_EDGE_RISING>,
858 <&cdsp_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
859 <&cdsp_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
860 <&cdsp_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
861 <&cdsp_smp2p_in 3 IRQ_TYPE_EDGE_RISING>;
862 interrupt-names = "wdog", "fatal", "ready",
863 "handover", "stop-ack";
865 clocks = <&rpmhcc RPMH_CXO_CLK>;
868 memory-region = <&cdsp_mem>;
870 qcom,smem-states = <&cdsp_smp2p_out 0>;
871 qcom,smem-state-names = "stop";
876 interrupts = <GIC_SPI 574 IRQ_TYPE_EDGE_RISING>;
878 qcom,remote-pid = <5>;
879 mboxes = <&apss_shared 4>;
881 compatible = "qcom,fastrpc";
882 qcom,glink-channels = "fastrpcglink-apps-dsp";
884 #address-cells = <1>;
888 compatible = "qcom,fastrpc-compute-cb";
890 iommus = <&apps_smmu 0x1401 0x30>;
894 compatible = "qcom,fastrpc-compute-cb";
896 iommus = <&apps_smmu 0x1402 0x30>;
900 compatible = "qcom,fastrpc-compute-cb";
902 iommus = <&apps_smmu 0x1403 0x30>;
906 compatible = "qcom,fastrpc-compute-cb";
908 iommus = <&apps_smmu 0x1404 0x30>;
912 compatible = "qcom,fastrpc-compute-cb";
914 iommus = <&apps_smmu 0x1405 0x30>;
918 compatible = "qcom,fastrpc-compute-cb";
920 iommus = <&apps_smmu 0x1406 0x30>;
924 compatible = "qcom,fastrpc-compute-cb";
926 iommus = <&apps_smmu 0x1407 0x30>;
930 compatible = "qcom,fastrpc-compute-cb";
932 iommus = <&apps_smmu 0x1408 0x30>;
939 compatible = "qcom,tcsr-mutex";
940 syscon = <&tcsr_mutex_regs 0 0x1000>;
945 compatible = "qcom,smem";
946 memory-region = <&smem_mem>;
947 hwlocks = <&tcsr_mutex 3>;
951 compatible = "qcom,smp2p";
952 qcom,smem = <94>, <432>;
954 interrupts = <GIC_SPI 576 IRQ_TYPE_EDGE_RISING>;
956 mboxes = <&apss_shared 6>;
958 qcom,local-pid = <0>;
959 qcom,remote-pid = <5>;
961 cdsp_smp2p_out: master-kernel {
962 qcom,entry-name = "master-kernel";
963 #qcom,smem-state-cells = <1>;
966 cdsp_smp2p_in: slave-kernel {
967 qcom,entry-name = "slave-kernel";
969 interrupt-controller;
970 #interrupt-cells = <2>;
975 compatible = "qcom,smp2p";
976 qcom,smem = <443>, <429>;
978 interrupts = <GIC_SPI 158 IRQ_TYPE_EDGE_RISING>;
980 mboxes = <&apss_shared 10>;
982 qcom,local-pid = <0>;
983 qcom,remote-pid = <2>;
985 adsp_smp2p_out: master-kernel {
986 qcom,entry-name = "master-kernel";
987 #qcom,smem-state-cells = <1>;
990 adsp_smp2p_in: slave-kernel {
991 qcom,entry-name = "slave-kernel";
993 interrupt-controller;
994 #interrupt-cells = <2>;
999 compatible = "qcom,smp2p";
1000 qcom,smem = <435>, <428>;
1001 interrupts = <GIC_SPI 451 IRQ_TYPE_EDGE_RISING>;
1002 mboxes = <&apss_shared 14>;
1003 qcom,local-pid = <0>;
1004 qcom,remote-pid = <1>;
1006 modem_smp2p_out: master-kernel {
1007 qcom,entry-name = "master-kernel";
1008 #qcom,smem-state-cells = <1>;
1011 modem_smp2p_in: slave-kernel {
1012 qcom,entry-name = "slave-kernel";
1013 interrupt-controller;
1014 #interrupt-cells = <2>;
1017 ipa_smp2p_out: ipa-ap-to-modem {
1018 qcom,entry-name = "ipa";
1019 #qcom,smem-state-cells = <1>;
1022 ipa_smp2p_in: ipa-modem-to-ap {
1023 qcom,entry-name = "ipa";
1024 interrupt-controller;
1025 #interrupt-cells = <2>;
1030 compatible = "qcom,smp2p";
1031 qcom,smem = <481>, <430>;
1032 interrupts = <GIC_SPI 172 IRQ_TYPE_EDGE_RISING>;
1033 mboxes = <&apss_shared 26>;
1034 qcom,local-pid = <0>;
1035 qcom,remote-pid = <3>;
1037 slpi_smp2p_out: master-kernel {
1038 qcom,entry-name = "master-kernel";
1039 #qcom,smem-state-cells = <1>;
1042 slpi_smp2p_in: slave-kernel {
1043 qcom,entry-name = "slave-kernel";
1044 interrupt-controller;
1045 #interrupt-cells = <2>;
1050 compatible = "arm,psci-1.0";
1055 #address-cells = <2>;
1057 ranges = <0 0 0 0 0x10 0>;
1058 dma-ranges = <0 0 0 0 0x10 0>;
1059 compatible = "simple-bus";
1061 gcc: clock-controller@100000 {
1062 compatible = "qcom,gcc-sdm845";
1063 reg = <0 0x00100000 0 0x1f0000>;
1066 #power-domain-cells = <1>;
1070 compatible = "qcom,qfprom";
1071 reg = <0 0x00784000 0 0x8ff>;
1072 #address-cells = <1>;
1075 qusb2p_hstx_trim: hstx-trim-primary@1eb {
1080 qusb2s_hstx_trim: hstx-trim-secondary@1eb {
1087 compatible = "qcom,prng-ee";
1088 reg = <0 0x00793000 0 0x1000>;
1089 clocks = <&gcc GCC_PRNG_AHB_CLK>;
1090 clock-names = "core";
1093 qup_opp_table: qup-opp-table {
1094 compatible = "operating-points-v2";
1097 opp-hz = /bits/ 64 <50000000>;
1098 required-opps = <&rpmhpd_opp_min_svs>;
1102 opp-hz = /bits/ 64 <75000000>;
1103 required-opps = <&rpmhpd_opp_low_svs>;
1107 opp-hz = /bits/ 64 <100000000>;
1108 required-opps = <&rpmhpd_opp_svs>;
1112 opp-hz = /bits/ 64 <128000000>;
1113 required-opps = <&rpmhpd_opp_nom>;
1117 qupv3_id_0: geniqup@8c0000 {
1118 compatible = "qcom,geni-se-qup";
1119 reg = <0 0x008c0000 0 0x6000>;
1120 clock-names = "m-ahb", "s-ahb";
1121 clocks = <&gcc GCC_QUPV3_WRAP_0_M_AHB_CLK>,
1122 <&gcc GCC_QUPV3_WRAP_0_S_AHB_CLK>;
1123 iommus = <&apps_smmu 0x3 0x0>;
1124 #address-cells = <2>;
1127 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>;
1128 interconnect-names = "qup-core";
1129 status = "disabled";
1132 compatible = "qcom,geni-i2c";
1133 reg = <0 0x00880000 0 0x4000>;
1135 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
1136 pinctrl-names = "default";
1137 pinctrl-0 = <&qup_i2c0_default>;
1138 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
1139 #address-cells = <1>;
1141 power-domains = <&rpmhpd SDM845_CX>;
1142 operating-points-v2 = <&qup_opp_table>;
1143 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1144 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>,
1145 <&aggre1_noc MASTER_QUP_1 0 &mem_noc SLAVE_EBI1 0>;
1146 interconnect-names = "qup-core", "qup-config", "qup-memory";
1147 status = "disabled";
1151 compatible = "qcom,geni-spi";
1152 reg = <0 0x00880000 0 0x4000>;
1154 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
1155 pinctrl-names = "default";
1156 pinctrl-0 = <&qup_spi0_default>;
1157 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
1158 #address-cells = <1>;
1160 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1161 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1162 interconnect-names = "qup-core", "qup-config";
1163 status = "disabled";
1166 uart0: serial@880000 {
1167 compatible = "qcom,geni-uart";
1168 reg = <0 0x00880000 0 0x4000>;
1170 clocks = <&gcc GCC_QUPV3_WRAP0_S0_CLK>;
1171 pinctrl-names = "default";
1172 pinctrl-0 = <&qup_uart0_default>;
1173 interrupts = <GIC_SPI 601 IRQ_TYPE_LEVEL_HIGH>;
1174 power-domains = <&rpmhpd SDM845_CX>;
1175 operating-points-v2 = <&qup_opp_table>;
1176 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1177 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1178 interconnect-names = "qup-core", "qup-config";
1179 status = "disabled";
1183 compatible = "qcom,geni-i2c";
1184 reg = <0 0x00884000 0 0x4000>;
1186 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
1187 pinctrl-names = "default";
1188 pinctrl-0 = <&qup_i2c1_default>;
1189 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
1190 #address-cells = <1>;
1192 power-domains = <&rpmhpd SDM845_CX>;
1193 operating-points-v2 = <&qup_opp_table>;
1194 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1195 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>,
1196 <&aggre1_noc MASTER_QUP_1 0 &mem_noc SLAVE_EBI1 0>;
1197 interconnect-names = "qup-core", "qup-config", "qup-memory";
1198 status = "disabled";
1202 compatible = "qcom,geni-spi";
1203 reg = <0 0x00884000 0 0x4000>;
1205 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
1206 pinctrl-names = "default";
1207 pinctrl-0 = <&qup_spi1_default>;
1208 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
1209 #address-cells = <1>;
1211 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1212 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1213 interconnect-names = "qup-core", "qup-config";
1214 status = "disabled";
1217 uart1: serial@884000 {
1218 compatible = "qcom,geni-uart";
1219 reg = <0 0x00884000 0 0x4000>;
1221 clocks = <&gcc GCC_QUPV3_WRAP0_S1_CLK>;
1222 pinctrl-names = "default";
1223 pinctrl-0 = <&qup_uart1_default>;
1224 interrupts = <GIC_SPI 602 IRQ_TYPE_LEVEL_HIGH>;
1225 power-domains = <&rpmhpd SDM845_CX>;
1226 operating-points-v2 = <&qup_opp_table>;
1227 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1228 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1229 interconnect-names = "qup-core", "qup-config";
1230 status = "disabled";
1234 compatible = "qcom,geni-i2c";
1235 reg = <0 0x00888000 0 0x4000>;
1237 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1238 pinctrl-names = "default";
1239 pinctrl-0 = <&qup_i2c2_default>;
1240 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
1241 #address-cells = <1>;
1243 power-domains = <&rpmhpd SDM845_CX>;
1244 operating-points-v2 = <&qup_opp_table>;
1245 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1246 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>,
1247 <&aggre1_noc MASTER_QUP_1 0 &mem_noc SLAVE_EBI1 0>;
1248 interconnect-names = "qup-core", "qup-config", "qup-memory";
1249 status = "disabled";
1253 compatible = "qcom,geni-spi";
1254 reg = <0 0x00888000 0 0x4000>;
1256 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1257 pinctrl-names = "default";
1258 pinctrl-0 = <&qup_spi2_default>;
1259 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
1260 #address-cells = <1>;
1262 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1263 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1264 interconnect-names = "qup-core", "qup-config";
1265 status = "disabled";
1268 uart2: serial@888000 {
1269 compatible = "qcom,geni-uart";
1270 reg = <0 0x00888000 0 0x4000>;
1272 clocks = <&gcc GCC_QUPV3_WRAP0_S2_CLK>;
1273 pinctrl-names = "default";
1274 pinctrl-0 = <&qup_uart2_default>;
1275 interrupts = <GIC_SPI 603 IRQ_TYPE_LEVEL_HIGH>;
1276 power-domains = <&rpmhpd SDM845_CX>;
1277 operating-points-v2 = <&qup_opp_table>;
1278 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1279 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1280 interconnect-names = "qup-core", "qup-config";
1281 status = "disabled";
1285 compatible = "qcom,geni-i2c";
1286 reg = <0 0x0088c000 0 0x4000>;
1288 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1289 pinctrl-names = "default";
1290 pinctrl-0 = <&qup_i2c3_default>;
1291 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1292 #address-cells = <1>;
1294 power-domains = <&rpmhpd SDM845_CX>;
1295 operating-points-v2 = <&qup_opp_table>;
1296 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1297 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>,
1298 <&aggre1_noc MASTER_QUP_1 0 &mem_noc SLAVE_EBI1 0>;
1299 interconnect-names = "qup-core", "qup-config", "qup-memory";
1300 status = "disabled";
1304 compatible = "qcom,geni-spi";
1305 reg = <0 0x0088c000 0 0x4000>;
1307 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1308 pinctrl-names = "default";
1309 pinctrl-0 = <&qup_spi3_default>;
1310 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1311 #address-cells = <1>;
1313 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1314 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1315 interconnect-names = "qup-core", "qup-config";
1316 status = "disabled";
1319 uart3: serial@88c000 {
1320 compatible = "qcom,geni-uart";
1321 reg = <0 0x0088c000 0 0x4000>;
1323 clocks = <&gcc GCC_QUPV3_WRAP0_S3_CLK>;
1324 pinctrl-names = "default";
1325 pinctrl-0 = <&qup_uart3_default>;
1326 interrupts = <GIC_SPI 604 IRQ_TYPE_LEVEL_HIGH>;
1327 power-domains = <&rpmhpd SDM845_CX>;
1328 operating-points-v2 = <&qup_opp_table>;
1329 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1330 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1331 interconnect-names = "qup-core", "qup-config";
1332 status = "disabled";
1336 compatible = "qcom,geni-i2c";
1337 reg = <0 0x00890000 0 0x4000>;
1339 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1340 pinctrl-names = "default";
1341 pinctrl-0 = <&qup_i2c4_default>;
1342 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1343 #address-cells = <1>;
1345 power-domains = <&rpmhpd SDM845_CX>;
1346 operating-points-v2 = <&qup_opp_table>;
1347 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1348 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>,
1349 <&aggre1_noc MASTER_QUP_1 0 &mem_noc SLAVE_EBI1 0>;
1350 interconnect-names = "qup-core", "qup-config", "qup-memory";
1351 status = "disabled";
1355 compatible = "qcom,geni-spi";
1356 reg = <0 0x00890000 0 0x4000>;
1358 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1359 pinctrl-names = "default";
1360 pinctrl-0 = <&qup_spi4_default>;
1361 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1362 #address-cells = <1>;
1364 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1365 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1366 interconnect-names = "qup-core", "qup-config";
1367 status = "disabled";
1370 uart4: serial@890000 {
1371 compatible = "qcom,geni-uart";
1372 reg = <0 0x00890000 0 0x4000>;
1374 clocks = <&gcc GCC_QUPV3_WRAP0_S4_CLK>;
1375 pinctrl-names = "default";
1376 pinctrl-0 = <&qup_uart4_default>;
1377 interrupts = <GIC_SPI 605 IRQ_TYPE_LEVEL_HIGH>;
1378 power-domains = <&rpmhpd SDM845_CX>;
1379 operating-points-v2 = <&qup_opp_table>;
1380 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1381 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1382 interconnect-names = "qup-core", "qup-config";
1383 status = "disabled";
1387 compatible = "qcom,geni-i2c";
1388 reg = <0 0x00894000 0 0x4000>;
1390 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1391 pinctrl-names = "default";
1392 pinctrl-0 = <&qup_i2c5_default>;
1393 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1394 #address-cells = <1>;
1396 power-domains = <&rpmhpd SDM845_CX>;
1397 operating-points-v2 = <&qup_opp_table>;
1398 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1399 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>,
1400 <&aggre1_noc MASTER_QUP_1 0 &mem_noc SLAVE_EBI1 0>;
1401 interconnect-names = "qup-core", "qup-config", "qup-memory";
1402 status = "disabled";
1406 compatible = "qcom,geni-spi";
1407 reg = <0 0x00894000 0 0x4000>;
1409 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1410 pinctrl-names = "default";
1411 pinctrl-0 = <&qup_spi5_default>;
1412 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1413 #address-cells = <1>;
1415 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1416 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1417 interconnect-names = "qup-core", "qup-config";
1418 status = "disabled";
1421 uart5: serial@894000 {
1422 compatible = "qcom,geni-uart";
1423 reg = <0 0x00894000 0 0x4000>;
1425 clocks = <&gcc GCC_QUPV3_WRAP0_S5_CLK>;
1426 pinctrl-names = "default";
1427 pinctrl-0 = <&qup_uart5_default>;
1428 interrupts = <GIC_SPI 606 IRQ_TYPE_LEVEL_HIGH>;
1429 power-domains = <&rpmhpd SDM845_CX>;
1430 operating-points-v2 = <&qup_opp_table>;
1431 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1432 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1433 interconnect-names = "qup-core", "qup-config";
1434 status = "disabled";
1438 compatible = "qcom,geni-i2c";
1439 reg = <0 0x00898000 0 0x4000>;
1441 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
1442 pinctrl-names = "default";
1443 pinctrl-0 = <&qup_i2c6_default>;
1444 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
1445 #address-cells = <1>;
1447 power-domains = <&rpmhpd SDM845_CX>;
1448 operating-points-v2 = <&qup_opp_table>;
1449 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1450 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>,
1451 <&aggre1_noc MASTER_QUP_1 0 &mem_noc SLAVE_EBI1 0>;
1452 interconnect-names = "qup-core", "qup-config", "qup-memory";
1453 status = "disabled";
1457 compatible = "qcom,geni-spi";
1458 reg = <0 0x00898000 0 0x4000>;
1460 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
1461 pinctrl-names = "default";
1462 pinctrl-0 = <&qup_spi6_default>;
1463 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
1464 #address-cells = <1>;
1466 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1467 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1468 interconnect-names = "qup-core", "qup-config";
1469 status = "disabled";
1472 uart6: serial@898000 {
1473 compatible = "qcom,geni-uart";
1474 reg = <0 0x00898000 0 0x4000>;
1476 clocks = <&gcc GCC_QUPV3_WRAP0_S6_CLK>;
1477 pinctrl-names = "default";
1478 pinctrl-0 = <&qup_uart6_default>;
1479 interrupts = <GIC_SPI 607 IRQ_TYPE_LEVEL_HIGH>;
1480 power-domains = <&rpmhpd SDM845_CX>;
1481 operating-points-v2 = <&qup_opp_table>;
1482 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1483 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1484 interconnect-names = "qup-core", "qup-config";
1485 status = "disabled";
1489 compatible = "qcom,geni-i2c";
1490 reg = <0 0x0089c000 0 0x4000>;
1492 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
1493 pinctrl-names = "default";
1494 pinctrl-0 = <&qup_i2c7_default>;
1495 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
1496 #address-cells = <1>;
1498 power-domains = <&rpmhpd SDM845_CX>;
1499 operating-points-v2 = <&qup_opp_table>;
1500 status = "disabled";
1504 compatible = "qcom,geni-spi";
1505 reg = <0 0x0089c000 0 0x4000>;
1507 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
1508 pinctrl-names = "default";
1509 pinctrl-0 = <&qup_spi7_default>;
1510 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
1511 #address-cells = <1>;
1513 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1514 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1515 interconnect-names = "qup-core", "qup-config";
1516 status = "disabled";
1519 uart7: serial@89c000 {
1520 compatible = "qcom,geni-uart";
1521 reg = <0 0x0089c000 0 0x4000>;
1523 clocks = <&gcc GCC_QUPV3_WRAP0_S7_CLK>;
1524 pinctrl-names = "default";
1525 pinctrl-0 = <&qup_uart7_default>;
1526 interrupts = <GIC_SPI 608 IRQ_TYPE_LEVEL_HIGH>;
1527 power-domains = <&rpmhpd SDM845_CX>;
1528 operating-points-v2 = <&qup_opp_table>;
1529 interconnects = <&aggre1_noc MASTER_QUP_1 0 &config_noc SLAVE_BLSP_1 0>,
1530 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_1 0>;
1531 interconnect-names = "qup-core", "qup-config";
1532 status = "disabled";
1536 qupv3_id_1: geniqup@ac0000 {
1537 compatible = "qcom,geni-se-qup";
1538 reg = <0 0x00ac0000 0 0x6000>;
1539 clock-names = "m-ahb", "s-ahb";
1540 clocks = <&gcc GCC_QUPV3_WRAP_1_M_AHB_CLK>,
1541 <&gcc GCC_QUPV3_WRAP_1_S_AHB_CLK>;
1542 iommus = <&apps_smmu 0x6c3 0x0>;
1543 #address-cells = <2>;
1546 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>;
1547 interconnect-names = "qup-core";
1548 status = "disabled";
1551 compatible = "qcom,geni-i2c";
1552 reg = <0 0x00a80000 0 0x4000>;
1554 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1555 pinctrl-names = "default";
1556 pinctrl-0 = <&qup_i2c8_default>;
1557 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1558 #address-cells = <1>;
1560 power-domains = <&rpmhpd SDM845_CX>;
1561 operating-points-v2 = <&qup_opp_table>;
1562 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1563 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1564 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1565 interconnect-names = "qup-core", "qup-config", "qup-memory";
1566 status = "disabled";
1570 compatible = "qcom,geni-spi";
1571 reg = <0 0x00a80000 0 0x4000>;
1573 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1574 pinctrl-names = "default";
1575 pinctrl-0 = <&qup_spi8_default>;
1576 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1577 #address-cells = <1>;
1579 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1580 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1581 interconnect-names = "qup-core", "qup-config";
1582 status = "disabled";
1585 uart8: serial@a80000 {
1586 compatible = "qcom,geni-uart";
1587 reg = <0 0x00a80000 0 0x4000>;
1589 clocks = <&gcc GCC_QUPV3_WRAP1_S0_CLK>;
1590 pinctrl-names = "default";
1591 pinctrl-0 = <&qup_uart8_default>;
1592 interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1593 power-domains = <&rpmhpd SDM845_CX>;
1594 operating-points-v2 = <&qup_opp_table>;
1595 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1596 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1597 interconnect-names = "qup-core", "qup-config";
1598 status = "disabled";
1602 compatible = "qcom,geni-i2c";
1603 reg = <0 0x00a84000 0 0x4000>;
1605 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1606 pinctrl-names = "default";
1607 pinctrl-0 = <&qup_i2c9_default>;
1608 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1609 #address-cells = <1>;
1611 power-domains = <&rpmhpd SDM845_CX>;
1612 operating-points-v2 = <&qup_opp_table>;
1613 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1614 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1615 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1616 interconnect-names = "qup-core", "qup-config", "qup-memory";
1617 status = "disabled";
1621 compatible = "qcom,geni-spi";
1622 reg = <0 0x00a84000 0 0x4000>;
1624 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1625 pinctrl-names = "default";
1626 pinctrl-0 = <&qup_spi9_default>;
1627 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1628 #address-cells = <1>;
1630 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1631 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1632 interconnect-names = "qup-core", "qup-config";
1633 status = "disabled";
1636 uart9: serial@a84000 {
1637 compatible = "qcom,geni-debug-uart";
1638 reg = <0 0x00a84000 0 0x4000>;
1640 clocks = <&gcc GCC_QUPV3_WRAP1_S1_CLK>;
1641 pinctrl-names = "default";
1642 pinctrl-0 = <&qup_uart9_default>;
1643 interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1644 power-domains = <&rpmhpd SDM845_CX>;
1645 operating-points-v2 = <&qup_opp_table>;
1646 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1647 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1648 interconnect-names = "qup-core", "qup-config";
1649 status = "disabled";
1653 compatible = "qcom,geni-i2c";
1654 reg = <0 0x00a88000 0 0x4000>;
1656 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1657 pinctrl-names = "default";
1658 pinctrl-0 = <&qup_i2c10_default>;
1659 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1660 #address-cells = <1>;
1662 power-domains = <&rpmhpd SDM845_CX>;
1663 operating-points-v2 = <&qup_opp_table>;
1664 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1665 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1666 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1667 interconnect-names = "qup-core", "qup-config", "qup-memory";
1668 status = "disabled";
1672 compatible = "qcom,geni-spi";
1673 reg = <0 0x00a88000 0 0x4000>;
1675 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1676 pinctrl-names = "default";
1677 pinctrl-0 = <&qup_spi10_default>;
1678 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1679 #address-cells = <1>;
1681 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1682 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1683 interconnect-names = "qup-core", "qup-config";
1684 status = "disabled";
1687 uart10: serial@a88000 {
1688 compatible = "qcom,geni-uart";
1689 reg = <0 0x00a88000 0 0x4000>;
1691 clocks = <&gcc GCC_QUPV3_WRAP1_S2_CLK>;
1692 pinctrl-names = "default";
1693 pinctrl-0 = <&qup_uart10_default>;
1694 interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1695 power-domains = <&rpmhpd SDM845_CX>;
1696 operating-points-v2 = <&qup_opp_table>;
1697 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1698 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1699 interconnect-names = "qup-core", "qup-config";
1700 status = "disabled";
1704 compatible = "qcom,geni-i2c";
1705 reg = <0 0x00a8c000 0 0x4000>;
1707 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1708 pinctrl-names = "default";
1709 pinctrl-0 = <&qup_i2c11_default>;
1710 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1711 #address-cells = <1>;
1713 power-domains = <&rpmhpd SDM845_CX>;
1714 operating-points-v2 = <&qup_opp_table>;
1715 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1716 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1717 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1718 interconnect-names = "qup-core", "qup-config", "qup-memory";
1719 status = "disabled";
1723 compatible = "qcom,geni-spi";
1724 reg = <0 0x00a8c000 0 0x4000>;
1726 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1727 pinctrl-names = "default";
1728 pinctrl-0 = <&qup_spi11_default>;
1729 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1730 #address-cells = <1>;
1732 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1733 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1734 interconnect-names = "qup-core", "qup-config";
1735 status = "disabled";
1738 uart11: serial@a8c000 {
1739 compatible = "qcom,geni-uart";
1740 reg = <0 0x00a8c000 0 0x4000>;
1742 clocks = <&gcc GCC_QUPV3_WRAP1_S3_CLK>;
1743 pinctrl-names = "default";
1744 pinctrl-0 = <&qup_uart11_default>;
1745 interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1746 power-domains = <&rpmhpd SDM845_CX>;
1747 operating-points-v2 = <&qup_opp_table>;
1748 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1749 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1750 interconnect-names = "qup-core", "qup-config";
1751 status = "disabled";
1755 compatible = "qcom,geni-i2c";
1756 reg = <0 0x00a90000 0 0x4000>;
1758 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1759 pinctrl-names = "default";
1760 pinctrl-0 = <&qup_i2c12_default>;
1761 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1762 #address-cells = <1>;
1764 power-domains = <&rpmhpd SDM845_CX>;
1765 operating-points-v2 = <&qup_opp_table>;
1766 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1767 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1768 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1769 interconnect-names = "qup-core", "qup-config", "qup-memory";
1770 status = "disabled";
1774 compatible = "qcom,geni-spi";
1775 reg = <0 0x00a90000 0 0x4000>;
1777 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1778 pinctrl-names = "default";
1779 pinctrl-0 = <&qup_spi12_default>;
1780 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1781 #address-cells = <1>;
1783 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1784 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1785 interconnect-names = "qup-core", "qup-config";
1786 status = "disabled";
1789 uart12: serial@a90000 {
1790 compatible = "qcom,geni-uart";
1791 reg = <0 0x00a90000 0 0x4000>;
1793 clocks = <&gcc GCC_QUPV3_WRAP1_S4_CLK>;
1794 pinctrl-names = "default";
1795 pinctrl-0 = <&qup_uart12_default>;
1796 interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1797 power-domains = <&rpmhpd SDM845_CX>;
1798 operating-points-v2 = <&qup_opp_table>;
1799 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1800 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1801 interconnect-names = "qup-core", "qup-config";
1802 status = "disabled";
1806 compatible = "qcom,geni-i2c";
1807 reg = <0 0x00a94000 0 0x4000>;
1809 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1810 pinctrl-names = "default";
1811 pinctrl-0 = <&qup_i2c13_default>;
1812 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1813 #address-cells = <1>;
1815 power-domains = <&rpmhpd SDM845_CX>;
1816 operating-points-v2 = <&qup_opp_table>;
1817 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1818 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1819 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1820 interconnect-names = "qup-core", "qup-config", "qup-memory";
1821 status = "disabled";
1825 compatible = "qcom,geni-spi";
1826 reg = <0 0x00a94000 0 0x4000>;
1828 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1829 pinctrl-names = "default";
1830 pinctrl-0 = <&qup_spi13_default>;
1831 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1832 #address-cells = <1>;
1834 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1835 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1836 interconnect-names = "qup-core", "qup-config";
1837 status = "disabled";
1840 uart13: serial@a94000 {
1841 compatible = "qcom,geni-uart";
1842 reg = <0 0x00a94000 0 0x4000>;
1844 clocks = <&gcc GCC_QUPV3_WRAP1_S5_CLK>;
1845 pinctrl-names = "default";
1846 pinctrl-0 = <&qup_uart13_default>;
1847 interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1848 power-domains = <&rpmhpd SDM845_CX>;
1849 operating-points-v2 = <&qup_opp_table>;
1850 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1851 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1852 interconnect-names = "qup-core", "qup-config";
1853 status = "disabled";
1857 compatible = "qcom,geni-i2c";
1858 reg = <0 0x00a98000 0 0x4000>;
1860 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
1861 pinctrl-names = "default";
1862 pinctrl-0 = <&qup_i2c14_default>;
1863 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1864 #address-cells = <1>;
1866 power-domains = <&rpmhpd SDM845_CX>;
1867 operating-points-v2 = <&qup_opp_table>;
1868 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1869 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1870 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1871 interconnect-names = "qup-core", "qup-config", "qup-memory";
1872 status = "disabled";
1876 compatible = "qcom,geni-spi";
1877 reg = <0 0x00a98000 0 0x4000>;
1879 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
1880 pinctrl-names = "default";
1881 pinctrl-0 = <&qup_spi14_default>;
1882 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1883 #address-cells = <1>;
1885 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1886 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1887 interconnect-names = "qup-core", "qup-config";
1888 status = "disabled";
1891 uart14: serial@a98000 {
1892 compatible = "qcom,geni-uart";
1893 reg = <0 0x00a98000 0 0x4000>;
1895 clocks = <&gcc GCC_QUPV3_WRAP1_S6_CLK>;
1896 pinctrl-names = "default";
1897 pinctrl-0 = <&qup_uart14_default>;
1898 interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1899 power-domains = <&rpmhpd SDM845_CX>;
1900 operating-points-v2 = <&qup_opp_table>;
1901 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1902 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1903 interconnect-names = "qup-core", "qup-config";
1904 status = "disabled";
1908 compatible = "qcom,geni-i2c";
1909 reg = <0 0x00a9c000 0 0x4000>;
1911 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
1912 pinctrl-names = "default";
1913 pinctrl-0 = <&qup_i2c15_default>;
1914 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1915 #address-cells = <1>;
1917 power-domains = <&rpmhpd SDM845_CX>;
1918 operating-points-v2 = <&qup_opp_table>;
1919 status = "disabled";
1920 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1921 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>,
1922 <&aggre2_noc MASTER_QUP_2 0 &mem_noc SLAVE_EBI1 0>;
1923 interconnect-names = "qup-core", "qup-config", "qup-memory";
1927 compatible = "qcom,geni-spi";
1928 reg = <0 0x00a9c000 0 0x4000>;
1930 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
1931 pinctrl-names = "default";
1932 pinctrl-0 = <&qup_spi15_default>;
1933 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1934 #address-cells = <1>;
1936 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1937 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1938 interconnect-names = "qup-core", "qup-config";
1939 status = "disabled";
1942 uart15: serial@a9c000 {
1943 compatible = "qcom,geni-uart";
1944 reg = <0 0x00a9c000 0 0x4000>;
1946 clocks = <&gcc GCC_QUPV3_WRAP1_S7_CLK>;
1947 pinctrl-names = "default";
1948 pinctrl-0 = <&qup_uart15_default>;
1949 interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1950 power-domains = <&rpmhpd SDM845_CX>;
1951 operating-points-v2 = <&qup_opp_table>;
1952 interconnects = <&aggre2_noc MASTER_QUP_2 0 &config_noc SLAVE_BLSP_2 0>,
1953 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_BLSP_2 0>;
1954 interconnect-names = "qup-core", "qup-config";
1955 status = "disabled";
1959 system-cache-controller@1100000 {
1960 compatible = "qcom,sdm845-llcc";
1961 reg = <0 0x01100000 0 0x200000>, <0 0x01300000 0 0x50000>;
1962 reg-names = "llcc_base", "llcc_broadcast_base";
1963 interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
1966 pcie0: pci@1c00000 {
1967 compatible = "qcom,pcie-sdm845", "snps,dw-pcie";
1968 reg = <0 0x01c00000 0 0x2000>,
1969 <0 0x60000000 0 0xf1d>,
1970 <0 0x60000f20 0 0xa8>,
1971 <0 0x60100000 0 0x100000>;
1972 reg-names = "parf", "dbi", "elbi", "config";
1973 device_type = "pci";
1974 linux,pci-domain = <0>;
1975 bus-range = <0x00 0xff>;
1978 #address-cells = <3>;
1981 ranges = <0x01000000 0x0 0x60200000 0 0x60200000 0x0 0x100000>,
1982 <0x02000000 0x0 0x60300000 0 0x60300000 0x0 0xd00000>;
1984 interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
1985 interrupt-names = "msi";
1986 #interrupt-cells = <1>;
1987 interrupt-map-mask = <0 0 0 0x7>;
1988 interrupt-map = <0 0 0 1 &intc 0 149 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1989 <0 0 0 2 &intc 0 150 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
1990 <0 0 0 3 &intc 0 151 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
1991 <0 0 0 4 &intc 0 152 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
1993 clocks = <&gcc GCC_PCIE_0_PIPE_CLK>,
1994 <&gcc GCC_PCIE_0_AUX_CLK>,
1995 <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
1996 <&gcc GCC_PCIE_0_MSTR_AXI_CLK>,
1997 <&gcc GCC_PCIE_0_SLV_AXI_CLK>,
1998 <&gcc GCC_PCIE_0_SLV_Q2A_AXI_CLK>,
1999 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>;
2000 clock-names = "pipe",
2008 iommus = <&apps_smmu 0x1c10 0xf>;
2009 iommu-map = <0x0 &apps_smmu 0x1c10 0x1>,
2010 <0x100 &apps_smmu 0x1c11 0x1>,
2011 <0x200 &apps_smmu 0x1c12 0x1>,
2012 <0x300 &apps_smmu 0x1c13 0x1>,
2013 <0x400 &apps_smmu 0x1c14 0x1>,
2014 <0x500 &apps_smmu 0x1c15 0x1>,
2015 <0x600 &apps_smmu 0x1c16 0x1>,
2016 <0x700 &apps_smmu 0x1c17 0x1>,
2017 <0x800 &apps_smmu 0x1c18 0x1>,
2018 <0x900 &apps_smmu 0x1c19 0x1>,
2019 <0xa00 &apps_smmu 0x1c1a 0x1>,
2020 <0xb00 &apps_smmu 0x1c1b 0x1>,
2021 <0xc00 &apps_smmu 0x1c1c 0x1>,
2022 <0xd00 &apps_smmu 0x1c1d 0x1>,
2023 <0xe00 &apps_smmu 0x1c1e 0x1>,
2024 <0xf00 &apps_smmu 0x1c1f 0x1>;
2026 resets = <&gcc GCC_PCIE_0_BCR>;
2027 reset-names = "pci";
2029 power-domains = <&gcc PCIE_0_GDSC>;
2031 phys = <&pcie0_lane>;
2032 phy-names = "pciephy";
2034 status = "disabled";
2037 pcie0_phy: phy@1c06000 {
2038 compatible = "qcom,sdm845-qmp-pcie-phy";
2039 reg = <0 0x01c06000 0 0x18c>;
2040 #address-cells = <2>;
2043 clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
2044 <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
2045 <&gcc GCC_PCIE_0_CLKREF_CLK>,
2046 <&gcc GCC_PCIE_PHY_REFGEN_CLK>;
2047 clock-names = "aux", "cfg_ahb", "ref", "refgen";
2049 resets = <&gcc GCC_PCIE_0_PHY_BCR>;
2050 reset-names = "phy";
2052 assigned-clocks = <&gcc GCC_PCIE_PHY_REFGEN_CLK>;
2053 assigned-clock-rates = <100000000>;
2055 status = "disabled";
2057 pcie0_lane: lanes@1c06200 {
2058 reg = <0 0x01c06200 0 0x128>,
2059 <0 0x01c06400 0 0x1fc>,
2060 <0 0x01c06800 0 0x218>,
2061 <0 0x01c06600 0 0x70>;
2062 clocks = <&gcc GCC_PCIE_0_PIPE_CLK>;
2063 clock-names = "pipe0";
2066 clock-output-names = "pcie_0_pipe_clk";
2070 pcie1: pci@1c08000 {
2071 compatible = "qcom,pcie-sdm845", "snps,dw-pcie";
2072 reg = <0 0x01c08000 0 0x2000>,
2073 <0 0x40000000 0 0xf1d>,
2074 <0 0x40000f20 0 0xa8>,
2075 <0 0x40100000 0 0x100000>;
2076 reg-names = "parf", "dbi", "elbi", "config";
2077 device_type = "pci";
2078 linux,pci-domain = <1>;
2079 bus-range = <0x00 0xff>;
2082 #address-cells = <3>;
2085 ranges = <0x01000000 0x0 0x40200000 0x0 0x40200000 0x0 0x100000>,
2086 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>;
2088 interrupts = <GIC_SPI 307 IRQ_TYPE_EDGE_RISING>;
2089 interrupt-names = "msi";
2090 #interrupt-cells = <1>;
2091 interrupt-map-mask = <0 0 0 0x7>;
2092 interrupt-map = <0 0 0 1 &intc 0 434 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
2093 <0 0 0 2 &intc 0 435 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
2094 <0 0 0 3 &intc 0 438 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
2095 <0 0 0 4 &intc 0 439 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
2097 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>,
2098 <&gcc GCC_PCIE_1_AUX_CLK>,
2099 <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
2100 <&gcc GCC_PCIE_1_MSTR_AXI_CLK>,
2101 <&gcc GCC_PCIE_1_SLV_AXI_CLK>,
2102 <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>,
2103 <&gcc GCC_PCIE_1_CLKREF_CLK>,
2104 <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>;
2105 clock-names = "pipe",
2114 assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>;
2115 assigned-clock-rates = <19200000>;
2117 iommus = <&apps_smmu 0x1c00 0xf>;
2118 iommu-map = <0x0 &apps_smmu 0x1c00 0x1>,
2119 <0x100 &apps_smmu 0x1c01 0x1>,
2120 <0x200 &apps_smmu 0x1c02 0x1>,
2121 <0x300 &apps_smmu 0x1c03 0x1>,
2122 <0x400 &apps_smmu 0x1c04 0x1>,
2123 <0x500 &apps_smmu 0x1c05 0x1>,
2124 <0x600 &apps_smmu 0x1c06 0x1>,
2125 <0x700 &apps_smmu 0x1c07 0x1>,
2126 <0x800 &apps_smmu 0x1c08 0x1>,
2127 <0x900 &apps_smmu 0x1c09 0x1>,
2128 <0xa00 &apps_smmu 0x1c0a 0x1>,
2129 <0xb00 &apps_smmu 0x1c0b 0x1>,
2130 <0xc00 &apps_smmu 0x1c0c 0x1>,
2131 <0xd00 &apps_smmu 0x1c0d 0x1>,
2132 <0xe00 &apps_smmu 0x1c0e 0x1>,
2133 <0xf00 &apps_smmu 0x1c0f 0x1>;
2135 resets = <&gcc GCC_PCIE_1_BCR>;
2136 reset-names = "pci";
2138 power-domains = <&gcc PCIE_1_GDSC>;
2140 phys = <&pcie1_lane>;
2141 phy-names = "pciephy";
2143 status = "disabled";
2146 pcie1_phy: phy@1c0a000 {
2147 compatible = "qcom,sdm845-qhp-pcie-phy";
2148 reg = <0 0x01c0a000 0 0x800>;
2149 #address-cells = <2>;
2152 clocks = <&gcc GCC_PCIE_PHY_AUX_CLK>,
2153 <&gcc GCC_PCIE_1_CFG_AHB_CLK>,
2154 <&gcc GCC_PCIE_1_CLKREF_CLK>,
2155 <&gcc GCC_PCIE_PHY_REFGEN_CLK>;
2156 clock-names = "aux", "cfg_ahb", "ref", "refgen";
2158 resets = <&gcc GCC_PCIE_1_PHY_BCR>;
2159 reset-names = "phy";
2161 assigned-clocks = <&gcc GCC_PCIE_PHY_REFGEN_CLK>;
2162 assigned-clock-rates = <100000000>;
2164 status = "disabled";
2166 pcie1_lane: lanes@1c06200 {
2167 reg = <0 0x01c0a800 0 0x800>,
2168 <0 0x01c0a800 0 0x800>,
2169 <0 0x01c0b800 0 0x400>;
2170 clocks = <&gcc GCC_PCIE_1_PIPE_CLK>;
2171 clock-names = "pipe0";
2174 clock-output-names = "pcie_1_pipe_clk";
2178 mem_noc: interconnect@1380000 {
2179 compatible = "qcom,sdm845-mem-noc";
2180 reg = <0 0x01380000 0 0x27200>;
2181 #interconnect-cells = <2>;
2182 qcom,bcm-voters = <&apps_bcm_voter>;
2185 dc_noc: interconnect@14e0000 {
2186 compatible = "qcom,sdm845-dc-noc";
2187 reg = <0 0x014e0000 0 0x400>;
2188 #interconnect-cells = <2>;
2189 qcom,bcm-voters = <&apps_bcm_voter>;
2192 config_noc: interconnect@1500000 {
2193 compatible = "qcom,sdm845-config-noc";
2194 reg = <0 0x01500000 0 0x5080>;
2195 #interconnect-cells = <2>;
2196 qcom,bcm-voters = <&apps_bcm_voter>;
2199 system_noc: interconnect@1620000 {
2200 compatible = "qcom,sdm845-system-noc";
2201 reg = <0 0x01620000 0 0x18080>;
2202 #interconnect-cells = <2>;
2203 qcom,bcm-voters = <&apps_bcm_voter>;
2206 aggre1_noc: interconnect@16e0000 {
2207 compatible = "qcom,sdm845-aggre1-noc";
2208 reg = <0 0x016e0000 0 0x15080>;
2209 #interconnect-cells = <2>;
2210 qcom,bcm-voters = <&apps_bcm_voter>;
2213 aggre2_noc: interconnect@1700000 {
2214 compatible = "qcom,sdm845-aggre2-noc";
2215 reg = <0 0x01700000 0 0x1f300>;
2216 #interconnect-cells = <2>;
2217 qcom,bcm-voters = <&apps_bcm_voter>;
2220 mmss_noc: interconnect@1740000 {
2221 compatible = "qcom,sdm845-mmss-noc";
2222 reg = <0 0x01740000 0 0x1c100>;
2223 #interconnect-cells = <2>;
2224 qcom,bcm-voters = <&apps_bcm_voter>;
2227 ufs_mem_hc: ufshc@1d84000 {
2228 compatible = "qcom,sdm845-ufshc", "qcom,ufshc",
2230 reg = <0 0x01d84000 0 0x2500>,
2231 <0 0x01d90000 0 0x8000>;
2232 reg-names = "std", "ice";
2233 interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH>;
2234 phys = <&ufs_mem_phy_lanes>;
2235 phy-names = "ufsphy";
2236 lanes-per-direction = <2>;
2237 power-domains = <&gcc UFS_PHY_GDSC>;
2239 resets = <&gcc GCC_UFS_PHY_BCR>;
2240 reset-names = "rst";
2242 iommus = <&apps_smmu 0x100 0xf>;
2250 "tx_lane0_sync_clk",
2251 "rx_lane0_sync_clk",
2252 "rx_lane1_sync_clk",
2255 <&gcc GCC_UFS_PHY_AXI_CLK>,
2256 <&gcc GCC_AGGRE_UFS_PHY_AXI_CLK>,
2257 <&gcc GCC_UFS_PHY_AHB_CLK>,
2258 <&gcc GCC_UFS_PHY_UNIPRO_CORE_CLK>,
2259 <&rpmhcc RPMH_CXO_CLK>,
2260 <&gcc GCC_UFS_PHY_TX_SYMBOL_0_CLK>,
2261 <&gcc GCC_UFS_PHY_RX_SYMBOL_0_CLK>,
2262 <&gcc GCC_UFS_PHY_RX_SYMBOL_1_CLK>,
2263 <&gcc GCC_UFS_PHY_ICE_CORE_CLK>;
2265 <50000000 200000000>,
2268 <37500000 150000000>,
2275 status = "disabled";
2278 ufs_mem_phy: phy@1d87000 {
2279 compatible = "qcom,sdm845-qmp-ufs-phy";
2280 reg = <0 0x01d87000 0 0x18c>;
2281 #address-cells = <2>;
2284 clock-names = "ref",
2286 clocks = <&gcc GCC_UFS_MEM_CLKREF_CLK>,
2287 <&gcc GCC_UFS_PHY_PHY_AUX_CLK>;
2289 resets = <&ufs_mem_hc 0>;
2290 reset-names = "ufsphy";
2291 status = "disabled";
2293 ufs_mem_phy_lanes: lanes@1d87400 {
2294 reg = <0 0x01d87400 0 0x108>,
2295 <0 0x01d87600 0 0x1e0>,
2296 <0 0x01d87c00 0 0x1dc>,
2297 <0 0x01d87800 0 0x108>,
2298 <0 0x01d87a00 0 0x1e0>;
2303 cryptobam: dma@1dc4000 {
2304 compatible = "qcom,bam-v1.7.0";
2305 reg = <0 0x01dc4000 0 0x24000>;
2306 interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
2307 clocks = <&rpmhcc 15>;
2308 clock-names = "bam_clk";
2311 qcom,controlled-remotely = <1>;
2312 iommus = <&apps_smmu 0x704 0x1>,
2313 <&apps_smmu 0x706 0x1>,
2314 <&apps_smmu 0x714 0x1>,
2315 <&apps_smmu 0x716 0x1>;
2318 crypto: crypto@1dfa000 {
2319 compatible = "qcom,crypto-v5.4";
2320 reg = <0 0x01dfa000 0 0x6000>;
2321 clocks = <&gcc GCC_CE1_AHB_CLK>,
2322 <&gcc GCC_CE1_AHB_CLK>,
2324 clock-names = "iface", "bus", "core";
2325 dmas = <&cryptobam 6>, <&cryptobam 7>;
2326 dma-names = "rx", "tx";
2327 iommus = <&apps_smmu 0x704 0x1>,
2328 <&apps_smmu 0x706 0x1>,
2329 <&apps_smmu 0x714 0x1>,
2330 <&apps_smmu 0x716 0x1>;
2334 compatible = "qcom,sdm845-ipa";
2336 iommus = <&apps_smmu 0x720 0x0>,
2337 <&apps_smmu 0x722 0x0>;
2338 reg = <0 0x1e40000 0 0x7000>,
2339 <0 0x1e47000 0 0x2000>,
2340 <0 0x1e04000 0 0x2c000>;
2341 reg-names = "ipa-reg",
2345 interrupts-extended = <&intc GIC_SPI 311 IRQ_TYPE_EDGE_RISING>,
2346 <&intc GIC_SPI 432 IRQ_TYPE_LEVEL_HIGH>,
2347 <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
2348 <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>;
2349 interrupt-names = "ipa",
2354 clocks = <&rpmhcc RPMH_IPA_CLK>;
2355 clock-names = "core";
2357 interconnects = <&aggre2_noc MASTER_IPA 0 &mem_noc SLAVE_EBI1 0>,
2358 <&aggre2_noc MASTER_IPA 0 &system_noc SLAVE_IMEM 0>,
2359 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_IPA_CFG 0>;
2360 interconnect-names = "memory",
2364 qcom,smem-states = <&ipa_smp2p_out 0>,
2366 qcom,smem-state-names = "ipa-clock-enabled-valid",
2367 "ipa-clock-enabled";
2369 modem-remoteproc = <&mss_pil>;
2371 status = "disabled";
2374 tcsr_mutex_regs: syscon@1f40000 {
2375 compatible = "syscon";
2376 reg = <0 0x01f40000 0 0x40000>;
2379 tlmm: pinctrl@3400000 {
2380 compatible = "qcom,sdm845-pinctrl";
2381 reg = <0 0x03400000 0 0xc00000>;
2382 interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>;
2385 interrupt-controller;
2386 #interrupt-cells = <2>;
2387 gpio-ranges = <&tlmm 0 0 150>;
2388 wakeup-parent = <&pdc_intc>;
2390 cci0_default: cci0-default {
2392 pins = "gpio17", "gpio18";
2393 function = "cci_i2c";
2396 drive-strength = <2>; /* 2 mA */
2399 cci0_sleep: cci0-sleep {
2401 pins = "gpio17", "gpio18";
2402 function = "cci_i2c";
2404 drive-strength = <2>; /* 2 mA */
2408 cci1_default: cci1-default {
2410 pins = "gpio19", "gpio20";
2411 function = "cci_i2c";
2414 drive-strength = <2>; /* 2 mA */
2417 cci1_sleep: cci1-sleep {
2419 pins = "gpio19", "gpio20";
2420 function = "cci_i2c";
2422 drive-strength = <2>; /* 2 mA */
2426 qspi_clk: qspi-clk {
2429 function = "qspi_clk";
2433 qspi_cs0: qspi-cs0 {
2436 function = "qspi_cs";
2440 qspi_cs1: qspi-cs1 {
2443 function = "qspi_cs";
2447 qspi_data01: qspi-data01 {
2449 pins = "gpio91", "gpio92";
2450 function = "qspi_data";
2454 qspi_data12: qspi-data12 {
2456 pins = "gpio93", "gpio94";
2457 function = "qspi_data";
2461 qup_i2c0_default: qup-i2c0-default {
2463 pins = "gpio0", "gpio1";
2468 qup_i2c1_default: qup-i2c1-default {
2470 pins = "gpio17", "gpio18";
2475 qup_i2c2_default: qup-i2c2-default {
2477 pins = "gpio27", "gpio28";
2482 qup_i2c3_default: qup-i2c3-default {
2484 pins = "gpio41", "gpio42";
2489 qup_i2c4_default: qup-i2c4-default {
2491 pins = "gpio89", "gpio90";
2496 qup_i2c5_default: qup-i2c5-default {
2498 pins = "gpio85", "gpio86";
2503 qup_i2c6_default: qup-i2c6-default {
2505 pins = "gpio45", "gpio46";
2510 qup_i2c7_default: qup-i2c7-default {
2512 pins = "gpio93", "gpio94";
2517 qup_i2c8_default: qup-i2c8-default {
2519 pins = "gpio65", "gpio66";
2524 qup_i2c9_default: qup-i2c9-default {
2526 pins = "gpio6", "gpio7";
2531 qup_i2c10_default: qup-i2c10-default {
2533 pins = "gpio55", "gpio56";
2538 qup_i2c11_default: qup-i2c11-default {
2540 pins = "gpio31", "gpio32";
2545 qup_i2c12_default: qup-i2c12-default {
2547 pins = "gpio49", "gpio50";
2552 qup_i2c13_default: qup-i2c13-default {
2554 pins = "gpio105", "gpio106";
2559 qup_i2c14_default: qup-i2c14-default {
2561 pins = "gpio33", "gpio34";
2566 qup_i2c15_default: qup-i2c15-default {
2568 pins = "gpio81", "gpio82";
2573 qup_spi0_default: qup-spi0-default {
2575 pins = "gpio0", "gpio1",
2581 qup_spi1_default: qup-spi1-default {
2583 pins = "gpio17", "gpio18",
2589 qup_spi2_default: qup-spi2-default {
2591 pins = "gpio27", "gpio28",
2597 qup_spi3_default: qup-spi3-default {
2599 pins = "gpio41", "gpio42",
2605 qup_spi4_default: qup-spi4-default {
2607 pins = "gpio89", "gpio90",
2613 qup_spi5_default: qup-spi5-default {
2615 pins = "gpio85", "gpio86",
2621 qup_spi6_default: qup-spi6-default {
2623 pins = "gpio45", "gpio46",
2629 qup_spi7_default: qup-spi7-default {
2631 pins = "gpio93", "gpio94",
2637 qup_spi8_default: qup-spi8-default {
2639 pins = "gpio65", "gpio66",
2645 qup_spi9_default: qup-spi9-default {
2647 pins = "gpio6", "gpio7",
2653 qup_spi10_default: qup-spi10-default {
2655 pins = "gpio55", "gpio56",
2661 qup_spi11_default: qup-spi11-default {
2663 pins = "gpio31", "gpio32",
2669 qup_spi12_default: qup-spi12-default {
2671 pins = "gpio49", "gpio50",
2677 qup_spi13_default: qup-spi13-default {
2679 pins = "gpio105", "gpio106",
2680 "gpio107", "gpio108";
2685 qup_spi14_default: qup-spi14-default {
2687 pins = "gpio33", "gpio34",
2693 qup_spi15_default: qup-spi15-default {
2695 pins = "gpio81", "gpio82",
2701 qup_uart0_default: qup-uart0-default {
2703 pins = "gpio2", "gpio3";
2708 qup_uart1_default: qup-uart1-default {
2710 pins = "gpio19", "gpio20";
2715 qup_uart2_default: qup-uart2-default {
2717 pins = "gpio29", "gpio30";
2722 qup_uart3_default: qup-uart3-default {
2724 pins = "gpio43", "gpio44";
2729 qup_uart4_default: qup-uart4-default {
2731 pins = "gpio91", "gpio92";
2736 qup_uart5_default: qup-uart5-default {
2738 pins = "gpio87", "gpio88";
2743 qup_uart6_default: qup-uart6-default {
2745 pins = "gpio47", "gpio48";
2750 qup_uart7_default: qup-uart7-default {
2752 pins = "gpio95", "gpio96";
2757 qup_uart8_default: qup-uart8-default {
2759 pins = "gpio67", "gpio68";
2764 qup_uart9_default: qup-uart9-default {
2766 pins = "gpio4", "gpio5";
2771 qup_uart10_default: qup-uart10-default {
2773 pins = "gpio53", "gpio54";
2778 qup_uart11_default: qup-uart11-default {
2780 pins = "gpio33", "gpio34";
2785 qup_uart12_default: qup-uart12-default {
2787 pins = "gpio51", "gpio52";
2792 qup_uart13_default: qup-uart13-default {
2794 pins = "gpio107", "gpio108";
2799 qup_uart14_default: qup-uart14-default {
2801 pins = "gpio31", "gpio32";
2806 qup_uart15_default: qup-uart15-default {
2808 pins = "gpio83", "gpio84";
2813 quat_mi2s_sleep: quat_mi2s_sleep {
2815 pins = "gpio58", "gpio59";
2820 pins = "gpio58", "gpio59";
2821 drive-strength = <2>;
2827 quat_mi2s_active: quat_mi2s_active {
2829 pins = "gpio58", "gpio59";
2830 function = "qua_mi2s";
2834 pins = "gpio58", "gpio59";
2835 drive-strength = <8>;
2841 quat_mi2s_sd0_sleep: quat_mi2s_sd0_sleep {
2849 drive-strength = <2>;
2855 quat_mi2s_sd0_active: quat_mi2s_sd0_active {
2858 function = "qua_mi2s";
2863 drive-strength = <8>;
2868 quat_mi2s_sd1_sleep: quat_mi2s_sd1_sleep {
2876 drive-strength = <2>;
2882 quat_mi2s_sd1_active: quat_mi2s_sd1_active {
2885 function = "qua_mi2s";
2890 drive-strength = <8>;
2895 quat_mi2s_sd2_sleep: quat_mi2s_sd2_sleep {
2903 drive-strength = <2>;
2909 quat_mi2s_sd2_active: quat_mi2s_sd2_active {
2912 function = "qua_mi2s";
2917 drive-strength = <8>;
2922 quat_mi2s_sd3_sleep: quat_mi2s_sd3_sleep {
2930 drive-strength = <2>;
2936 quat_mi2s_sd3_active: quat_mi2s_sd3_active {
2939 function = "qua_mi2s";
2944 drive-strength = <8>;
2950 mss_pil: remoteproc@4080000 {
2951 compatible = "qcom,sdm845-mss-pil";
2952 reg = <0 0x04080000 0 0x408>, <0 0x04180000 0 0x48>;
2953 reg-names = "qdsp6", "rmb";
2955 interrupts-extended =
2956 <&intc GIC_SPI 266 IRQ_TYPE_EDGE_RISING>,
2957 <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>,
2958 <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>,
2959 <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>,
2960 <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>,
2961 <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>;
2962 interrupt-names = "wdog", "fatal", "ready",
2963 "handover", "stop-ack",
2966 clocks = <&gcc GCC_MSS_CFG_AHB_CLK>,
2967 <&gcc GCC_MSS_Q6_MEMNOC_AXI_CLK>,
2968 <&gcc GCC_BOOT_ROM_AHB_CLK>,
2969 <&gcc GCC_MSS_GPLL0_DIV_CLK_SRC>,
2970 <&gcc GCC_MSS_SNOC_AXI_CLK>,
2971 <&gcc GCC_MSS_MFAB_AXIS_CLK>,
2972 <&gcc GCC_PRNG_AHB_CLK>,
2973 <&rpmhcc RPMH_CXO_CLK>;
2974 clock-names = "iface", "bus", "mem", "gpll0_mss",
2975 "snoc_axi", "mnoc_axi", "prng", "xo";
2977 qcom,smem-states = <&modem_smp2p_out 0>;
2978 qcom,smem-state-names = "stop";
2980 resets = <&aoss_reset AOSS_CC_MSS_RESTART>,
2981 <&pdc_reset PDC_MODEM_SYNC_RESET>;
2982 reset-names = "mss_restart", "pdc_reset";
2984 qcom,halt-regs = <&tcsr_mutex_regs 0x23000 0x25000 0x24000>;
2986 power-domains = <&aoss_qmp 2>,
2987 <&rpmhpd SDM845_CX>,
2988 <&rpmhpd SDM845_MX>,
2989 <&rpmhpd SDM845_MSS>;
2990 power-domain-names = "load_state", "cx", "mx", "mss";
2993 memory-region = <&mba_region>;
2997 memory-region = <&mpss_region>;
3001 interrupts = <GIC_SPI 449 IRQ_TYPE_EDGE_RISING>;
3003 qcom,remote-pid = <1>;
3004 mboxes = <&apss_shared 12>;
3008 gpucc: clock-controller@5090000 {
3009 compatible = "qcom,sdm845-gpucc";
3010 reg = <0 0x05090000 0 0x9000>;
3013 #power-domain-cells = <1>;
3014 clocks = <&rpmhcc RPMH_CXO_CLK>,
3015 <&gcc GCC_GPU_GPLL0_CLK_SRC>,
3016 <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>;
3017 clock-names = "bi_tcxo",
3018 "gcc_gpu_gpll0_clk_src",
3019 "gcc_gpu_gpll0_div_clk_src";
3023 compatible = "arm,coresight-stm", "arm,primecell";
3024 reg = <0 0x06002000 0 0x1000>,
3025 <0 0x16280000 0 0x180000>;
3026 reg-names = "stm-base", "stm-stimulus-base";
3028 clocks = <&aoss_qmp>;
3029 clock-names = "apb_pclk";
3042 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
3043 reg = <0 0x06041000 0 0x1000>;
3045 clocks = <&aoss_qmp>;
3046 clock-names = "apb_pclk";
3050 funnel0_out: endpoint {
3052 <&merge_funnel_in0>;
3058 #address-cells = <1>;
3063 funnel0_in7: endpoint {
3064 remote-endpoint = <&stm_out>;
3071 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
3072 reg = <0 0x06043000 0 0x1000>;
3074 clocks = <&aoss_qmp>;
3075 clock-names = "apb_pclk";
3079 funnel2_out: endpoint {
3081 <&merge_funnel_in2>;
3087 #address-cells = <1>;
3092 funnel2_in5: endpoint {
3094 <&apss_merge_funnel_out>;
3101 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
3102 reg = <0 0x06045000 0 0x1000>;
3104 clocks = <&aoss_qmp>;
3105 clock-names = "apb_pclk";
3109 merge_funnel_out: endpoint {
3110 remote-endpoint = <&etf_in>;
3116 #address-cells = <1>;
3121 merge_funnel_in0: endpoint {
3129 merge_funnel_in2: endpoint {
3137 replicator@6046000 {
3138 compatible = "arm,coresight-dynamic-replicator", "arm,primecell";
3139 reg = <0 0x06046000 0 0x1000>;
3141 clocks = <&aoss_qmp>;
3142 clock-names = "apb_pclk";
3146 replicator_out: endpoint {
3147 remote-endpoint = <&etr_in>;
3154 replicator_in: endpoint {
3155 remote-endpoint = <&etf_out>;
3162 compatible = "arm,coresight-tmc", "arm,primecell";
3163 reg = <0 0x06047000 0 0x1000>;
3165 clocks = <&aoss_qmp>;
3166 clock-names = "apb_pclk";
3178 #address-cells = <1>;
3185 <&merge_funnel_out>;
3192 compatible = "arm,coresight-tmc", "arm,primecell";
3193 reg = <0 0x06048000 0 0x1000>;
3195 clocks = <&aoss_qmp>;
3196 clock-names = "apb_pclk";
3210 compatible = "arm,coresight-etm4x", "arm,primecell";
3211 reg = <0 0x07040000 0 0x1000>;
3215 clocks = <&aoss_qmp>;
3216 clock-names = "apb_pclk";
3217 arm,coresight-loses-context-with-cpu;
3221 etm0_out: endpoint {
3230 compatible = "arm,coresight-etm4x", "arm,primecell";
3231 reg = <0 0x07140000 0 0x1000>;
3235 clocks = <&aoss_qmp>;
3236 clock-names = "apb_pclk";
3237 arm,coresight-loses-context-with-cpu;
3241 etm1_out: endpoint {
3250 compatible = "arm,coresight-etm4x", "arm,primecell";
3251 reg = <0 0x07240000 0 0x1000>;
3255 clocks = <&aoss_qmp>;
3256 clock-names = "apb_pclk";
3257 arm,coresight-loses-context-with-cpu;
3261 etm2_out: endpoint {
3270 compatible = "arm,coresight-etm4x", "arm,primecell";
3271 reg = <0 0x07340000 0 0x1000>;
3275 clocks = <&aoss_qmp>;
3276 clock-names = "apb_pclk";
3277 arm,coresight-loses-context-with-cpu;
3281 etm3_out: endpoint {
3290 compatible = "arm,coresight-etm4x", "arm,primecell";
3291 reg = <0 0x07440000 0 0x1000>;
3295 clocks = <&aoss_qmp>;
3296 clock-names = "apb_pclk";
3297 arm,coresight-loses-context-with-cpu;
3301 etm4_out: endpoint {
3310 compatible = "arm,coresight-etm4x", "arm,primecell";
3311 reg = <0 0x07540000 0 0x1000>;
3315 clocks = <&aoss_qmp>;
3316 clock-names = "apb_pclk";
3317 arm,coresight-loses-context-with-cpu;
3321 etm5_out: endpoint {
3330 compatible = "arm,coresight-etm4x", "arm,primecell";
3331 reg = <0 0x07640000 0 0x1000>;
3335 clocks = <&aoss_qmp>;
3336 clock-names = "apb_pclk";
3337 arm,coresight-loses-context-with-cpu;
3341 etm6_out: endpoint {
3350 compatible = "arm,coresight-etm4x", "arm,primecell";
3351 reg = <0 0x07740000 0 0x1000>;
3355 clocks = <&aoss_qmp>;
3356 clock-names = "apb_pclk";
3357 arm,coresight-loses-context-with-cpu;
3361 etm7_out: endpoint {
3369 funnel@7800000 { /* APSS Funnel */
3370 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
3371 reg = <0 0x07800000 0 0x1000>;
3373 clocks = <&aoss_qmp>;
3374 clock-names = "apb_pclk";
3378 apss_funnel_out: endpoint {
3380 <&apss_merge_funnel_in>;
3386 #address-cells = <1>;
3391 apss_funnel_in0: endpoint {
3399 apss_funnel_in1: endpoint {
3407 apss_funnel_in2: endpoint {
3415 apss_funnel_in3: endpoint {
3423 apss_funnel_in4: endpoint {
3431 apss_funnel_in5: endpoint {
3439 apss_funnel_in6: endpoint {
3447 apss_funnel_in7: endpoint {
3456 compatible = "arm,coresight-dynamic-funnel", "arm,primecell";
3457 reg = <0 0x07810000 0 0x1000>;
3459 clocks = <&aoss_qmp>;
3460 clock-names = "apb_pclk";
3464 apss_merge_funnel_out: endpoint {
3473 apss_merge_funnel_in: endpoint {
3481 sdhc_2: sdhci@8804000 {
3482 compatible = "qcom,sdm845-sdhci", "qcom,sdhci-msm-v5";
3483 reg = <0 0x08804000 0 0x1000>;
3485 interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
3486 <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>;
3487 interrupt-names = "hc_irq", "pwr_irq";
3489 clocks = <&gcc GCC_SDCC2_AHB_CLK>,
3490 <&gcc GCC_SDCC2_APPS_CLK>;
3491 clock-names = "iface", "core";
3492 iommus = <&apps_smmu 0xa0 0xf>;
3493 power-domains = <&rpmhpd SDM845_CX>;
3494 operating-points-v2 = <&sdhc2_opp_table>;
3496 status = "disabled";
3498 sdhc2_opp_table: sdhc2-opp-table {
3499 compatible = "operating-points-v2";
3502 opp-hz = /bits/ 64 <9600000>;
3503 required-opps = <&rpmhpd_opp_min_svs>;
3507 opp-hz = /bits/ 64 <19200000>;
3508 required-opps = <&rpmhpd_opp_low_svs>;
3512 opp-hz = /bits/ 64 <100000000>;
3513 required-opps = <&rpmhpd_opp_svs>;
3517 opp-hz = /bits/ 64 <201500000>;
3518 required-opps = <&rpmhpd_opp_svs_l1>;
3523 qspi_opp_table: qspi-opp-table {
3524 compatible = "operating-points-v2";
3527 opp-hz = /bits/ 64 <19200000>;
3528 required-opps = <&rpmhpd_opp_min_svs>;
3532 opp-hz = /bits/ 64 <100000000>;
3533 required-opps = <&rpmhpd_opp_low_svs>;
3537 opp-hz = /bits/ 64 <150000000>;
3538 required-opps = <&rpmhpd_opp_svs>;
3542 opp-hz = /bits/ 64 <300000000>;
3543 required-opps = <&rpmhpd_opp_nom>;
3548 compatible = "qcom,sdm845-qspi", "qcom,qspi-v1";
3549 reg = <0 0x088df000 0 0x600>;
3550 #address-cells = <1>;
3552 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
3553 clocks = <&gcc GCC_QSPI_CNOC_PERIPH_AHB_CLK>,
3554 <&gcc GCC_QSPI_CORE_CLK>;
3555 clock-names = "iface", "core";
3556 power-domains = <&rpmhpd SDM845_CX>;
3557 operating-points-v2 = <&qspi_opp_table>;
3558 status = "disabled";
3561 slim: slim@171c0000 {
3562 compatible = "qcom,slim-ngd-v2.1.0";
3563 reg = <0 0x171c0000 0 0x2c000>;
3564 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
3566 qcom,apps-ch-pipes = <0x780000>;
3567 qcom,ea-pc = <0x270>;
3569 dmas = <&slimbam 3>, <&slimbam 4>,
3570 <&slimbam 5>, <&slimbam 6>;
3571 dma-names = "rx", "tx", "tx2", "rx2";
3573 iommus = <&apps_smmu 0x1806 0x0>;
3574 #address-cells = <1>;
3579 #address-cells = <2>;
3583 compatible = "slim217,250";
3588 compatible = "slim217,250";
3590 slim-ifc-dev = <&wcd9340_ifd>;
3592 #sound-dai-cells = <1>;
3594 interrupts-extended = <&tlmm 54 IRQ_TYPE_LEVEL_HIGH>;
3595 interrupt-controller;
3596 #interrupt-cells = <1>;
3599 clock-frequency = <9600000>;
3600 clock-output-names = "mclk";
3601 qcom,micbias1-millivolt = <1800>;
3602 qcom,micbias2-millivolt = <1800>;
3603 qcom,micbias3-millivolt = <1800>;
3604 qcom,micbias4-millivolt = <1800>;
3606 #address-cells = <1>;
3609 wcdgpio: gpio-controller@42 {
3610 compatible = "qcom,wcd9340-gpio";
3617 compatible = "qcom,soundwire-v1.3.0";
3619 interrupts-extended = <&wcd9340 20>;
3621 qcom,dout-ports = <6>;
3622 qcom,din-ports = <2>;
3623 qcom,ports-sinterval-low =/bits/ 8 <0x07 0x1F 0x3F 0x7 0x1F 0x3F 0x0F 0x0F>;
3624 qcom,ports-offset1 = /bits/ 8 <0x01 0x02 0x0C 0x6 0x12 0x0D 0x07 0x0A >;
3625 qcom,ports-offset2 = /bits/ 8 <0x00 0x00 0x1F 0x00 0x00 0x1F 0x00 0x00>;
3627 #sound-dai-cells = <1>;
3628 clocks = <&wcd9340>;
3629 clock-names = "iface";
3630 #address-cells = <2>;
3642 usb_1_hsphy: phy@88e2000 {
3643 compatible = "qcom,sdm845-qusb2-phy", "qcom,qusb2-v2-phy";
3644 reg = <0 0x088e2000 0 0x400>;
3645 status = "disabled";
3648 clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
3649 <&rpmhcc RPMH_CXO_CLK>;
3650 clock-names = "cfg_ahb", "ref";
3652 resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>;
3654 nvmem-cells = <&qusb2p_hstx_trim>;
3657 usb_2_hsphy: phy@88e3000 {
3658 compatible = "qcom,sdm845-qusb2-phy", "qcom,qusb2-v2-phy";
3659 reg = <0 0x088e3000 0 0x400>;
3660 status = "disabled";
3663 clocks = <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
3664 <&rpmhcc RPMH_CXO_CLK>;
3665 clock-names = "cfg_ahb", "ref";
3667 resets = <&gcc GCC_QUSB2PHY_SEC_BCR>;
3669 nvmem-cells = <&qusb2s_hstx_trim>;
3672 usb_1_qmpphy: phy@88e9000 {
3673 compatible = "qcom,sdm845-qmp-usb3-phy";
3674 reg = <0 0x088e9000 0 0x18c>,
3675 <0 0x088e8000 0 0x10>;
3676 reg-names = "reg-base", "dp_com";
3677 status = "disabled";
3679 #address-cells = <2>;
3683 clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>,
3684 <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
3685 <&gcc GCC_USB3_PRIM_CLKREF_CLK>,
3686 <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>;
3687 clock-names = "aux", "cfg_ahb", "ref", "com_aux";
3689 resets = <&gcc GCC_USB3_DP_PHY_PRIM_BCR>,
3690 <&gcc GCC_USB3_PHY_PRIM_BCR>;
3691 reset-names = "phy", "common";
3693 usb_1_ssphy: lanes@88e9200 {
3694 reg = <0 0x088e9200 0 0x128>,
3695 <0 0x088e9400 0 0x200>,
3696 <0 0x088e9c00 0 0x218>,
3697 <0 0x088e9600 0 0x128>,
3698 <0 0x088e9800 0 0x200>,
3699 <0 0x088e9a00 0 0x100>;
3701 clocks = <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>;
3702 clock-names = "pipe0";
3703 clock-output-names = "usb3_phy_pipe_clk_src";
3707 usb_2_qmpphy: phy@88eb000 {
3708 compatible = "qcom,sdm845-qmp-usb3-uni-phy";
3709 reg = <0 0x088eb000 0 0x18c>;
3710 status = "disabled";
3712 #address-cells = <2>;
3716 clocks = <&gcc GCC_USB3_SEC_PHY_AUX_CLK>,
3717 <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
3718 <&gcc GCC_USB3_SEC_CLKREF_CLK>,
3719 <&gcc GCC_USB3_SEC_PHY_COM_AUX_CLK>;
3720 clock-names = "aux", "cfg_ahb", "ref", "com_aux";
3722 resets = <&gcc GCC_USB3PHY_PHY_SEC_BCR>,
3723 <&gcc GCC_USB3_PHY_SEC_BCR>;
3724 reset-names = "phy", "common";
3726 usb_2_ssphy: lane@88eb200 {
3727 reg = <0 0x088eb200 0 0x128>,
3728 <0 0x088eb400 0 0x1fc>,
3729 <0 0x088eb800 0 0x218>,
3730 <0 0x088eb600 0 0x70>;
3732 clocks = <&gcc GCC_USB3_SEC_PHY_PIPE_CLK>;
3733 clock-names = "pipe0";
3734 clock-output-names = "usb3_uni_phy_pipe_clk_src";
3738 usb_1: usb@a6f8800 {
3739 compatible = "qcom,sdm845-dwc3", "qcom,dwc3";
3740 reg = <0 0x0a6f8800 0 0x400>;
3741 status = "disabled";
3742 #address-cells = <2>;
3747 clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>,
3748 <&gcc GCC_USB30_PRIM_MASTER_CLK>,
3749 <&gcc GCC_AGGRE_USB3_PRIM_AXI_CLK>,
3750 <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3751 <&gcc GCC_USB30_PRIM_SLEEP_CLK>;
3752 clock-names = "cfg_noc", "core", "iface", "mock_utmi",
3755 assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>,
3756 <&gcc GCC_USB30_PRIM_MASTER_CLK>;
3757 assigned-clock-rates = <19200000>, <150000000>;
3759 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
3760 <GIC_SPI 486 IRQ_TYPE_LEVEL_HIGH>,
3761 <GIC_SPI 488 IRQ_TYPE_LEVEL_HIGH>,
3762 <GIC_SPI 489 IRQ_TYPE_LEVEL_HIGH>;
3763 interrupt-names = "hs_phy_irq", "ss_phy_irq",
3764 "dm_hs_phy_irq", "dp_hs_phy_irq";
3766 power-domains = <&gcc USB30_PRIM_GDSC>;
3768 resets = <&gcc GCC_USB30_PRIM_BCR>;
3770 interconnects = <&aggre2_noc MASTER_USB3_0 0 &mem_noc SLAVE_EBI1 0>,
3771 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB3_0 0>;
3772 interconnect-names = "usb-ddr", "apps-usb";
3774 usb_1_dwc3: dwc3@a600000 {
3775 compatible = "snps,dwc3";
3776 reg = <0 0x0a600000 0 0xcd00>;
3777 interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
3778 iommus = <&apps_smmu 0x740 0>;
3779 snps,dis_u2_susphy_quirk;
3780 snps,dis_enblslpm_quirk;
3781 phys = <&usb_1_hsphy>, <&usb_1_ssphy>;
3782 phy-names = "usb2-phy", "usb3-phy";
3786 usb_2: usb@a8f8800 {
3787 compatible = "qcom,sdm845-dwc3", "qcom,dwc3";
3788 reg = <0 0x0a8f8800 0 0x400>;
3789 status = "disabled";
3790 #address-cells = <2>;
3795 clocks = <&gcc GCC_CFG_NOC_USB3_SEC_AXI_CLK>,
3796 <&gcc GCC_USB30_SEC_MASTER_CLK>,
3797 <&gcc GCC_AGGRE_USB3_SEC_AXI_CLK>,
3798 <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
3799 <&gcc GCC_USB30_SEC_SLEEP_CLK>;
3800 clock-names = "cfg_noc", "core", "iface", "mock_utmi",
3803 assigned-clocks = <&gcc GCC_USB30_SEC_MOCK_UTMI_CLK>,
3804 <&gcc GCC_USB30_SEC_MASTER_CLK>;
3805 assigned-clock-rates = <19200000>, <150000000>;
3807 interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
3808 <GIC_SPI 487 IRQ_TYPE_LEVEL_HIGH>,
3809 <GIC_SPI 490 IRQ_TYPE_LEVEL_HIGH>,
3810 <GIC_SPI 491 IRQ_TYPE_LEVEL_HIGH>;
3811 interrupt-names = "hs_phy_irq", "ss_phy_irq",
3812 "dm_hs_phy_irq", "dp_hs_phy_irq";
3814 power-domains = <&gcc USB30_SEC_GDSC>;
3816 resets = <&gcc GCC_USB30_SEC_BCR>;
3818 interconnects = <&aggre2_noc MASTER_USB3_1 0 &mem_noc SLAVE_EBI1 0>,
3819 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_USB3_1 0>;
3820 interconnect-names = "usb-ddr", "apps-usb";
3822 usb_2_dwc3: dwc3@a800000 {
3823 compatible = "snps,dwc3";
3824 reg = <0 0x0a800000 0 0xcd00>;
3825 interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
3826 iommus = <&apps_smmu 0x760 0>;
3827 snps,dis_u2_susphy_quirk;
3828 snps,dis_enblslpm_quirk;
3829 phys = <&usb_2_hsphy>, <&usb_2_ssphy>;
3830 phy-names = "usb2-phy", "usb3-phy";
3834 venus: video-codec@aa00000 {
3835 compatible = "qcom,sdm845-venus-v2";
3836 reg = <0 0x0aa00000 0 0xff000>;
3837 interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
3838 power-domains = <&videocc VENUS_GDSC>,
3839 <&videocc VCODEC0_GDSC>,
3840 <&videocc VCODEC1_GDSC>,
3841 <&rpmhpd SDM845_CX>;
3842 power-domain-names = "venus", "vcodec0", "vcodec1", "cx";
3843 operating-points-v2 = <&venus_opp_table>;
3844 clocks = <&videocc VIDEO_CC_VENUS_CTL_CORE_CLK>,
3845 <&videocc VIDEO_CC_VENUS_AHB_CLK>,
3846 <&videocc VIDEO_CC_VENUS_CTL_AXI_CLK>,
3847 <&videocc VIDEO_CC_VCODEC0_CORE_CLK>,
3848 <&videocc VIDEO_CC_VCODEC0_AXI_CLK>,
3849 <&videocc VIDEO_CC_VCODEC1_CORE_CLK>,
3850 <&videocc VIDEO_CC_VCODEC1_AXI_CLK>;
3851 clock-names = "core", "iface", "bus",
3852 "vcodec0_core", "vcodec0_bus",
3853 "vcodec1_core", "vcodec1_bus";
3854 iommus = <&apps_smmu 0x10a0 0x8>,
3855 <&apps_smmu 0x10b0 0x0>;
3856 memory-region = <&venus_mem>;
3857 interconnects = <&mmss_noc MASTER_VIDEO_P0 0 &mem_noc SLAVE_EBI1 0>,
3858 <&gladiator_noc MASTER_APPSS_PROC 0 &config_noc SLAVE_VENUS_CFG 0>;
3859 interconnect-names = "video-mem", "cpu-cfg";
3862 compatible = "venus-decoder";
3866 compatible = "venus-encoder";
3869 venus_opp_table: venus-opp-table {
3870 compatible = "operating-points-v2";
3873 opp-hz = /bits/ 64 <100000000>;
3874 required-opps = <&rpmhpd_opp_min_svs>;
3878 opp-hz = /bits/ 64 <200000000>;
3879 required-opps = <&rpmhpd_opp_low_svs>;
3883 opp-hz = /bits/ 64 <320000000>;
3884 required-opps = <&rpmhpd_opp_svs>;
3888 opp-hz = /bits/ 64 <380000000>;
3889 required-opps = <&rpmhpd_opp_svs_l1>;
3893 opp-hz = /bits/ 64 <444000000>;
3894 required-opps = <&rpmhpd_opp_nom>;
3898 opp-hz = /bits/ 64 <533000097>;
3899 required-opps = <&rpmhpd_opp_turbo>;
3904 videocc: clock-controller@ab00000 {
3905 compatible = "qcom,sdm845-videocc";
3906 reg = <0 0x0ab00000 0 0x10000>;
3907 clocks = <&rpmhcc RPMH_CXO_CLK>;
3908 clock-names = "bi_tcxo";
3910 #power-domain-cells = <1>;
3915 compatible = "qcom,sdm845-cci";
3916 #address-cells = <1>;
3919 reg = <0 0x0ac4a000 0 0x4000>;
3920 interrupts = <GIC_SPI 460 IRQ_TYPE_EDGE_RISING>;
3921 power-domains = <&clock_camcc TITAN_TOP_GDSC>;
3923 clocks = <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
3924 <&clock_camcc CAM_CC_SOC_AHB_CLK>,
3925 <&clock_camcc CAM_CC_SLOW_AHB_CLK_SRC>,
3926 <&clock_camcc CAM_CC_CPAS_AHB_CLK>,
3927 <&clock_camcc CAM_CC_CCI_CLK>,
3928 <&clock_camcc CAM_CC_CCI_CLK_SRC>;
3929 clock-names = "camnoc_axi",
3936 assigned-clocks = <&clock_camcc CAM_CC_CAMNOC_AXI_CLK>,
3937 <&clock_camcc CAM_CC_CCI_CLK>;
3938 assigned-clock-rates = <80000000>, <37500000>;
3940 pinctrl-names = "default", "sleep";
3941 pinctrl-0 = <&cci0_default &cci1_default>;
3942 pinctrl-1 = <&cci0_sleep &cci1_sleep>;
3944 status = "disabled";
3946 cci_i2c0: i2c-bus@0 {
3948 clock-frequency = <1000000>;
3949 #address-cells = <1>;
3953 cci_i2c1: i2c-bus@1 {
3955 clock-frequency = <1000000>;
3956 #address-cells = <1>;
3961 clock_camcc: clock-controller@ad00000 {
3962 compatible = "qcom,sdm845-camcc";
3963 reg = <0 0x0ad00000 0 0x10000>;
3966 #power-domain-cells = <1>;
3969 dsi_opp_table: dsi-opp-table {
3970 compatible = "operating-points-v2";
3973 opp-hz = /bits/ 64 <19200000>;
3974 required-opps = <&rpmhpd_opp_min_svs>;
3978 opp-hz = /bits/ 64 <180000000>;
3979 required-opps = <&rpmhpd_opp_low_svs>;
3983 opp-hz = /bits/ 64 <275000000>;
3984 required-opps = <&rpmhpd_opp_svs>;
3988 opp-hz = /bits/ 64 <328580000>;
3989 required-opps = <&rpmhpd_opp_svs_l1>;
3993 opp-hz = /bits/ 64 <358000000>;
3994 required-opps = <&rpmhpd_opp_nom>;
3998 mdss: mdss@ae00000 {
3999 compatible = "qcom,sdm845-mdss";
4000 reg = <0 0x0ae00000 0 0x1000>;
4003 power-domains = <&dispcc MDSS_GDSC>;
4005 clocks = <&gcc GCC_DISP_AHB_CLK>,
4006 <&gcc GCC_DISP_AXI_CLK>,
4007 <&dispcc DISP_CC_MDSS_MDP_CLK>;
4008 clock-names = "iface", "bus", "core";
4010 assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>;
4011 assigned-clock-rates = <300000000>;
4013 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
4014 interrupt-controller;
4015 #interrupt-cells = <1>;
4017 interconnects = <&mmss_noc MASTER_MDP0 0 &mem_noc SLAVE_EBI1 0>,
4018 <&mmss_noc MASTER_MDP1 0 &mem_noc SLAVE_EBI1 0>;
4019 interconnect-names = "mdp0-mem", "mdp1-mem";
4021 iommus = <&apps_smmu 0x880 0x8>,
4022 <&apps_smmu 0xc80 0x8>;
4024 status = "disabled";
4026 #address-cells = <2>;
4030 mdss_mdp: mdp@ae01000 {
4031 compatible = "qcom,sdm845-dpu";
4032 reg = <0 0x0ae01000 0 0x8f000>,
4033 <0 0x0aeb0000 0 0x2008>;
4034 reg-names = "mdp", "vbif";
4036 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
4037 <&dispcc DISP_CC_MDSS_AXI_CLK>,
4038 <&dispcc DISP_CC_MDSS_MDP_CLK>,
4039 <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
4040 clock-names = "iface", "bus", "core", "vsync";
4042 assigned-clocks = <&dispcc DISP_CC_MDSS_MDP_CLK>,
4043 <&dispcc DISP_CC_MDSS_VSYNC_CLK>;
4044 assigned-clock-rates = <300000000>,
4046 operating-points-v2 = <&mdp_opp_table>;
4047 power-domains = <&rpmhpd SDM845_CX>;
4049 interrupt-parent = <&mdss>;
4050 interrupts = <0 IRQ_TYPE_LEVEL_HIGH>;
4052 status = "disabled";
4055 #address-cells = <1>;
4060 dpu_intf1_out: endpoint {
4061 remote-endpoint = <&dsi0_in>;
4067 dpu_intf2_out: endpoint {
4068 remote-endpoint = <&dsi1_in>;
4073 mdp_opp_table: mdp-opp-table {
4074 compatible = "operating-points-v2";
4077 opp-hz = /bits/ 64 <19200000>;
4078 required-opps = <&rpmhpd_opp_min_svs>;
4082 opp-hz = /bits/ 64 <171428571>;
4083 required-opps = <&rpmhpd_opp_low_svs>;
4087 opp-hz = /bits/ 64 <344000000>;
4088 required-opps = <&rpmhpd_opp_svs_l1>;
4092 opp-hz = /bits/ 64 <430000000>;
4093 required-opps = <&rpmhpd_opp_nom>;
4099 compatible = "qcom,mdss-dsi-ctrl";
4100 reg = <0 0x0ae94000 0 0x400>;
4101 reg-names = "dsi_ctrl";
4103 interrupt-parent = <&mdss>;
4104 interrupts = <4 IRQ_TYPE_LEVEL_HIGH>;
4106 clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>,
4107 <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>,
4108 <&dispcc DISP_CC_MDSS_PCLK0_CLK>,
4109 <&dispcc DISP_CC_MDSS_ESC0_CLK>,
4110 <&dispcc DISP_CC_MDSS_AHB_CLK>,
4111 <&dispcc DISP_CC_MDSS_AXI_CLK>;
4112 clock-names = "byte",
4118 operating-points-v2 = <&dsi_opp_table>;
4119 power-domains = <&rpmhpd SDM845_CX>;
4124 status = "disabled";
4127 #address-cells = <1>;
4133 remote-endpoint = <&dpu_intf1_out>;
4139 dsi0_out: endpoint {
4145 dsi0_phy: dsi-phy@ae94400 {
4146 compatible = "qcom,dsi-phy-10nm";
4147 reg = <0 0x0ae94400 0 0x200>,
4148 <0 0x0ae94600 0 0x280>,
4149 <0 0x0ae94a00 0 0x1e0>;
4150 reg-names = "dsi_phy",
4157 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
4158 <&rpmhcc RPMH_CXO_CLK>;
4159 clock-names = "iface", "ref";
4161 status = "disabled";
4165 compatible = "qcom,mdss-dsi-ctrl";
4166 reg = <0 0x0ae96000 0 0x400>;
4167 reg-names = "dsi_ctrl";
4169 interrupt-parent = <&mdss>;
4170 interrupts = <5 IRQ_TYPE_LEVEL_HIGH>;
4172 clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK>,
4173 <&dispcc DISP_CC_MDSS_BYTE1_INTF_CLK>,
4174 <&dispcc DISP_CC_MDSS_PCLK1_CLK>,
4175 <&dispcc DISP_CC_MDSS_ESC1_CLK>,
4176 <&dispcc DISP_CC_MDSS_AHB_CLK>,
4177 <&dispcc DISP_CC_MDSS_AXI_CLK>;
4178 clock-names = "byte",
4184 operating-points-v2 = <&dsi_opp_table>;
4185 power-domains = <&rpmhpd SDM845_CX>;
4190 status = "disabled";
4193 #address-cells = <1>;
4199 remote-endpoint = <&dpu_intf2_out>;
4205 dsi1_out: endpoint {
4211 dsi1_phy: dsi-phy@ae96400 {
4212 compatible = "qcom,dsi-phy-10nm";
4213 reg = <0 0x0ae96400 0 0x200>,
4214 <0 0x0ae96600 0 0x280>,
4215 <0 0x0ae96a00 0 0x10e>;
4216 reg-names = "dsi_phy",
4223 clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>,
4224 <&rpmhcc RPMH_CXO_CLK>;
4225 clock-names = "iface", "ref";
4227 status = "disabled";
4232 compatible = "qcom,adreno-630.2", "qcom,adreno";
4233 #stream-id-cells = <16>;
4235 reg = <0 0x5000000 0 0x40000>, <0 0x509e000 0 0x10>;
4236 reg-names = "kgsl_3d0_reg_memory", "cx_mem";
4239 * Look ma, no clocks! The GPU clocks and power are
4240 * controlled entirely by the GMU
4243 interrupts = <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>;
4245 iommus = <&adreno_smmu 0>;
4247 operating-points-v2 = <&gpu_opp_table>;
4251 interconnects = <&mem_noc MASTER_GFX3D 0 &mem_noc SLAVE_EBI1 0>;
4252 interconnect-names = "gfx-mem";
4254 gpu_opp_table: opp-table {
4255 compatible = "operating-points-v2";
4258 opp-hz = /bits/ 64 <710000000>;
4259 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
4260 opp-peak-kBps = <7216000>;
4264 opp-hz = /bits/ 64 <675000000>;
4265 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
4266 opp-peak-kBps = <7216000>;
4270 opp-hz = /bits/ 64 <596000000>;
4271 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
4272 opp-peak-kBps = <6220000>;
4276 opp-hz = /bits/ 64 <520000000>;
4277 opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
4278 opp-peak-kBps = <6220000>;
4282 opp-hz = /bits/ 64 <414000000>;
4283 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
4284 opp-peak-kBps = <4068000>;
4288 opp-hz = /bits/ 64 <342000000>;
4289 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
4290 opp-peak-kBps = <2724000>;
4294 opp-hz = /bits/ 64 <257000000>;
4295 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
4296 opp-peak-kBps = <1648000>;
4301 adreno_smmu: iommu@5040000 {
4302 compatible = "qcom,sdm845-smmu-v2", "qcom,adreno-smmu", "qcom,smmu-v2";
4303 reg = <0 0x5040000 0 0x10000>;
4305 #global-interrupts = <2>;
4306 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
4307 <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
4308 <GIC_SPI 364 IRQ_TYPE_EDGE_RISING>,
4309 <GIC_SPI 365 IRQ_TYPE_EDGE_RISING>,
4310 <GIC_SPI 366 IRQ_TYPE_EDGE_RISING>,
4311 <GIC_SPI 367 IRQ_TYPE_EDGE_RISING>,
4312 <GIC_SPI 368 IRQ_TYPE_EDGE_RISING>,
4313 <GIC_SPI 369 IRQ_TYPE_EDGE_RISING>,
4314 <GIC_SPI 370 IRQ_TYPE_EDGE_RISING>,
4315 <GIC_SPI 371 IRQ_TYPE_EDGE_RISING>;
4316 clocks = <&gcc GCC_GPU_MEMNOC_GFX_CLK>,
4317 <&gcc GCC_GPU_CFG_AHB_CLK>;
4318 clock-names = "bus", "iface";
4320 power-domains = <&gpucc GPU_CX_GDSC>;
4324 compatible="qcom,adreno-gmu-630.2", "qcom,adreno-gmu";
4326 reg = <0 0x506a000 0 0x30000>,
4327 <0 0xb280000 0 0x10000>,
4328 <0 0xb480000 0 0x10000>;
4329 reg-names = "gmu", "gmu_pdc", "gmu_pdc_seq";
4331 interrupts = <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
4332 <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
4333 interrupt-names = "hfi", "gmu";
4335 clocks = <&gpucc GPU_CC_CX_GMU_CLK>,
4336 <&gpucc GPU_CC_CXO_CLK>,
4337 <&gcc GCC_DDRSS_GPU_AXI_CLK>,
4338 <&gcc GCC_GPU_MEMNOC_GFX_CLK>;
4339 clock-names = "gmu", "cxo", "axi", "memnoc";
4341 power-domains = <&gpucc GPU_CX_GDSC>,
4342 <&gpucc GPU_GX_GDSC>;
4343 power-domain-names = "cx", "gx";
4345 iommus = <&adreno_smmu 5>;
4347 operating-points-v2 = <&gmu_opp_table>;
4349 gmu_opp_table: opp-table {
4350 compatible = "operating-points-v2";
4353 opp-hz = /bits/ 64 <400000000>;
4354 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
4358 opp-hz = /bits/ 64 <200000000>;
4359 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
4364 dispcc: clock-controller@af00000 {
4365 compatible = "qcom,sdm845-dispcc";
4366 reg = <0 0x0af00000 0 0x10000>;
4367 clocks = <&rpmhcc RPMH_CXO_CLK>,
4368 <&gcc GCC_DISP_GPLL0_CLK_SRC>,
4369 <&gcc GCC_DISP_GPLL0_DIV_CLK_SRC>,
4376 clock-names = "bi_tcxo",
4377 "gcc_disp_gpll0_clk_src",
4378 "gcc_disp_gpll0_div_clk_src",
4379 "dsi0_phy_pll_out_byteclk",
4380 "dsi0_phy_pll_out_dsiclk",
4381 "dsi1_phy_pll_out_byteclk",
4382 "dsi1_phy_pll_out_dsiclk",
4383 "dp_link_clk_divsel_ten",
4384 "dp_vco_divided_clk_src_mux";
4387 #power-domain-cells = <1>;
4390 pdc_intc: interrupt-controller@b220000 {
4391 compatible = "qcom,sdm845-pdc", "qcom,pdc";
4392 reg = <0 0x0b220000 0 0x30000>;
4393 qcom,pdc-ranges = <0 480 94>, <94 609 15>, <115 630 7>;
4394 #interrupt-cells = <2>;
4395 interrupt-parent = <&intc>;
4396 interrupt-controller;
4399 pdc_reset: reset-controller@b2e0000 {
4400 compatible = "qcom,sdm845-pdc-global";
4401 reg = <0 0x0b2e0000 0 0x20000>;
4405 tsens0: thermal-sensor@c263000 {
4406 compatible = "qcom,sdm845-tsens", "qcom,tsens-v2";
4407 reg = <0 0x0c263000 0 0x1ff>, /* TM */
4408 <0 0x0c222000 0 0x1ff>; /* SROT */
4409 #qcom,sensors = <13>;
4410 interrupts = <GIC_SPI 506 IRQ_TYPE_LEVEL_HIGH>,
4411 <GIC_SPI 508 IRQ_TYPE_LEVEL_HIGH>;
4412 interrupt-names = "uplow", "critical";
4413 #thermal-sensor-cells = <1>;
4416 tsens1: thermal-sensor@c265000 {
4417 compatible = "qcom,sdm845-tsens", "qcom,tsens-v2";
4418 reg = <0 0x0c265000 0 0x1ff>, /* TM */
4419 <0 0x0c223000 0 0x1ff>; /* SROT */
4420 #qcom,sensors = <8>;
4421 interrupts = <GIC_SPI 507 IRQ_TYPE_LEVEL_HIGH>,
4422 <GIC_SPI 509 IRQ_TYPE_LEVEL_HIGH>;
4423 interrupt-names = "uplow", "critical";
4424 #thermal-sensor-cells = <1>;
4427 aoss_reset: reset-controller@c2a0000 {
4428 compatible = "qcom,sdm845-aoss-cc";
4429 reg = <0 0x0c2a0000 0 0x31000>;
4433 aoss_qmp: qmp@c300000 {
4434 compatible = "qcom,sdm845-aoss-qmp";
4435 reg = <0 0x0c300000 0 0x100000>;
4436 interrupts = <GIC_SPI 389 IRQ_TYPE_EDGE_RISING>;
4437 mboxes = <&apss_shared 0>;
4440 #power-domain-cells = <1>;
4443 #cooling-cells = <2>;
4447 #cooling-cells = <2>;
4451 spmi_bus: spmi@c440000 {
4452 compatible = "qcom,spmi-pmic-arb";
4453 reg = <0 0x0c440000 0 0x1100>,
4454 <0 0x0c600000 0 0x2000000>,
4455 <0 0x0e600000 0 0x100000>,
4456 <0 0x0e700000 0 0xa0000>,
4457 <0 0x0c40a000 0 0x26000>;
4458 reg-names = "core", "chnls", "obsrvr", "intr", "cnfg";
4459 interrupt-names = "periph_irq";
4460 interrupts = <GIC_SPI 481 IRQ_TYPE_LEVEL_HIGH>;
4463 #address-cells = <2>;
4465 interrupt-controller;
4466 #interrupt-cells = <4>;
4471 compatible = "simple-mfd";
4472 reg = <0 0x146bf000 0 0x1000>;
4474 #address-cells = <1>;
4477 ranges = <0 0 0x146bf000 0x1000>;
4480 compatible = "qcom,pil-reloc-info";
4485 apps_smmu: iommu@15000000 {
4486 compatible = "qcom,sdm845-smmu-500", "arm,mmu-500";
4487 reg = <0 0x15000000 0 0x80000>;
4489 #global-interrupts = <1>;
4490 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
4491 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
4492 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
4493 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
4494 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
4495 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
4496 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
4497 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
4498 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
4499 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
4500 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
4501 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
4502 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
4503 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
4504 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
4505 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
4506 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
4507 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
4508 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
4509 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
4510 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
4511 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
4512 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
4513 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
4514 <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
4515 <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
4516 <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
4517 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
4518 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
4519 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
4520 <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
4521 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
4522 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
4523 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
4524 <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
4525 <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
4526 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
4527 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
4528 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
4529 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
4530 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
4531 <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
4532 <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
4533 <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
4534 <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
4535 <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
4536 <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
4537 <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
4538 <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
4539 <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
4540 <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
4541 <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
4542 <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
4543 <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
4544 <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
4545 <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
4546 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
4547 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
4548 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
4549 <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
4550 <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
4551 <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
4552 <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
4553 <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
4554 <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
4557 lpasscc: clock-controller@17014000 {
4558 compatible = "qcom,sdm845-lpasscc";
4559 reg = <0 0x17014000 0 0x1f004>, <0 0x17300000 0 0x200>;
4560 reg-names = "cc", "qdsp6ss";
4562 status = "disabled";
4565 gladiator_noc: interconnect@17900000 {
4566 compatible = "qcom,sdm845-gladiator-noc";
4567 reg = <0 0x17900000 0 0xd080>;
4568 #interconnect-cells = <2>;
4569 qcom,bcm-voters = <&apps_bcm_voter>;
4573 compatible = "qcom,apss-wdt-sdm845", "qcom,kpss-wdt";
4574 reg = <0 0x17980000 0 0x1000>;
4575 clocks = <&sleep_clk>;
4578 apss_shared: mailbox@17990000 {
4579 compatible = "qcom,sdm845-apss-shared";
4580 reg = <0 0x17990000 0 0x1000>;
4584 apps_rsc: rsc@179c0000 {
4586 compatible = "qcom,rpmh-rsc";
4587 reg = <0 0x179c0000 0 0x10000>,
4588 <0 0x179d0000 0 0x10000>,
4589 <0 0x179e0000 0 0x10000>;
4590 reg-names = "drv-0", "drv-1", "drv-2";
4591 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
4592 <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
4593 <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
4594 qcom,tcs-offset = <0xd00>;
4596 qcom,tcs-config = <ACTIVE_TCS 2>,
4601 apps_bcm_voter: bcm-voter {
4602 compatible = "qcom,bcm-voter";
4605 rpmhcc: clock-controller {
4606 compatible = "qcom,sdm845-rpmh-clk";
4609 clocks = <&xo_board>;
4612 rpmhpd: power-controller {
4613 compatible = "qcom,sdm845-rpmhpd";
4614 #power-domain-cells = <1>;
4615 operating-points-v2 = <&rpmhpd_opp_table>;
4617 rpmhpd_opp_table: opp-table {
4618 compatible = "operating-points-v2";
4620 rpmhpd_opp_ret: opp1 {
4621 opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>;
4624 rpmhpd_opp_min_svs: opp2 {
4625 opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>;
4628 rpmhpd_opp_low_svs: opp3 {
4629 opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
4632 rpmhpd_opp_svs: opp4 {
4633 opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
4636 rpmhpd_opp_svs_l1: opp5 {
4637 opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
4640 rpmhpd_opp_nom: opp6 {
4641 opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
4644 rpmhpd_opp_nom_l1: opp7 {
4645 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
4648 rpmhpd_opp_nom_l2: opp8 {
4649 opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>;
4652 rpmhpd_opp_turbo: opp9 {
4653 opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
4656 rpmhpd_opp_turbo_l1: opp10 {
4657 opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
4663 intc: interrupt-controller@17a00000 {
4664 compatible = "arm,gic-v3";
4665 #address-cells = <2>;
4668 #interrupt-cells = <3>;
4669 interrupt-controller;
4670 reg = <0 0x17a00000 0 0x10000>, /* GICD */
4671 <0 0x17a60000 0 0x100000>; /* GICR * 8 */
4672 interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH>;
4674 msi-controller@17a40000 {
4675 compatible = "arm,gic-v3-its";
4678 reg = <0 0x17a40000 0 0x20000>;
4679 status = "disabled";
4683 slimbam: dma-controller@17184000 {
4684 compatible = "qcom,bam-v1.7.0";
4685 qcom,controlled-remotely;
4686 reg = <0 0x17184000 0 0x2a000>;
4687 num-channels = <31>;
4688 interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
4692 iommus = <&apps_smmu 0x1806 0x0>;
4696 #address-cells = <2>;
4699 compatible = "arm,armv7-timer-mem";
4700 reg = <0 0x17c90000 0 0x1000>;
4704 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
4705 <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
4706 reg = <0 0x17ca0000 0 0x1000>,
4707 <0 0x17cb0000 0 0x1000>;
4712 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
4713 reg = <0 0x17cc0000 0 0x1000>;
4714 status = "disabled";
4719 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
4720 reg = <0 0x17cd0000 0 0x1000>;
4721 status = "disabled";
4726 interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
4727 reg = <0 0x17ce0000 0 0x1000>;
4728 status = "disabled";
4733 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
4734 reg = <0 0x17cf0000 0 0x1000>;
4735 status = "disabled";
4740 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
4741 reg = <0 0x17d00000 0 0x1000>;
4742 status = "disabled";
4747 interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
4748 reg = <0 0x17d10000 0 0x1000>;
4749 status = "disabled";
4753 osm_l3: interconnect@17d41000 {
4754 compatible = "qcom,sdm845-osm-l3";
4755 reg = <0 0x17d41000 0 0x1400>;
4757 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
4758 clock-names = "xo", "alternate";
4760 #interconnect-cells = <1>;
4763 cpufreq_hw: cpufreq@17d43000 {
4764 compatible = "qcom,cpufreq-hw";
4765 reg = <0 0x17d43000 0 0x1400>, <0 0x17d45800 0 0x1400>;
4766 reg-names = "freq-domain0", "freq-domain1";
4768 clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>;
4769 clock-names = "xo", "alternate";
4771 #freq-domain-cells = <1>;
4774 wifi: wifi@18800000 {
4775 compatible = "qcom,wcn3990-wifi";
4776 status = "disabled";
4777 reg = <0 0x18800000 0 0x800000>;
4778 reg-names = "membase";
4779 memory-region = <&wlan_msa_mem>;
4780 clock-names = "cxo_ref_clk_pin";
4781 clocks = <&rpmhcc RPMH_RF_CLK2>;
4783 <GIC_SPI 414 IRQ_TYPE_LEVEL_HIGH>,
4784 <GIC_SPI 415 IRQ_TYPE_LEVEL_HIGH>,
4785 <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
4786 <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
4787 <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
4788 <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
4789 <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
4790 <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
4791 <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
4792 <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
4793 <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
4794 <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>;
4795 iommus = <&apps_smmu 0x0040 0x1>;
4801 polling-delay-passive = <250>;
4802 polling-delay = <1000>;
4804 thermal-sensors = <&tsens0 1>;
4807 cpu0_alert0: trip-point0 {
4808 temperature = <90000>;
4809 hysteresis = <2000>;
4813 cpu0_alert1: trip-point1 {
4814 temperature = <95000>;
4815 hysteresis = <2000>;
4819 cpu0_crit: cpu_crit {
4820 temperature = <110000>;
4821 hysteresis = <1000>;
4828 trip = <&cpu0_alert0>;
4829 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4830 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4831 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4832 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4835 trip = <&cpu0_alert1>;
4836 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4837 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4838 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4839 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4845 polling-delay-passive = <250>;
4846 polling-delay = <1000>;
4848 thermal-sensors = <&tsens0 2>;
4851 cpu1_alert0: trip-point0 {
4852 temperature = <90000>;
4853 hysteresis = <2000>;
4857 cpu1_alert1: trip-point1 {
4858 temperature = <95000>;
4859 hysteresis = <2000>;
4863 cpu1_crit: cpu_crit {
4864 temperature = <110000>;
4865 hysteresis = <1000>;
4872 trip = <&cpu1_alert0>;
4873 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4874 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4875 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4876 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4879 trip = <&cpu1_alert1>;
4880 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4881 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4882 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4883 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4889 polling-delay-passive = <250>;
4890 polling-delay = <1000>;
4892 thermal-sensors = <&tsens0 3>;
4895 cpu2_alert0: trip-point0 {
4896 temperature = <90000>;
4897 hysteresis = <2000>;
4901 cpu2_alert1: trip-point1 {
4902 temperature = <95000>;
4903 hysteresis = <2000>;
4907 cpu2_crit: cpu_crit {
4908 temperature = <110000>;
4909 hysteresis = <1000>;
4916 trip = <&cpu2_alert0>;
4917 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4918 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4919 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4920 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4923 trip = <&cpu2_alert1>;
4924 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4925 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4926 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4927 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4933 polling-delay-passive = <250>;
4934 polling-delay = <1000>;
4936 thermal-sensors = <&tsens0 4>;
4939 cpu3_alert0: trip-point0 {
4940 temperature = <90000>;
4941 hysteresis = <2000>;
4945 cpu3_alert1: trip-point1 {
4946 temperature = <95000>;
4947 hysteresis = <2000>;
4951 cpu3_crit: cpu_crit {
4952 temperature = <110000>;
4953 hysteresis = <1000>;
4960 trip = <&cpu3_alert0>;
4961 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4962 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4963 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4964 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4967 trip = <&cpu3_alert1>;
4968 cooling-device = <&CPU0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4969 <&CPU1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4970 <&CPU2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
4971 <&CPU3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
4977 polling-delay-passive = <250>;
4978 polling-delay = <1000>;
4980 thermal-sensors = <&tsens0 7>;
4983 cpu4_alert0: trip-point0 {
4984 temperature = <90000>;
4985 hysteresis = <2000>;
4989 cpu4_alert1: trip-point1 {
4990 temperature = <95000>;
4991 hysteresis = <2000>;
4995 cpu4_crit: cpu_crit {
4996 temperature = <110000>;
4997 hysteresis = <1000>;
5004 trip = <&cpu4_alert0>;
5005 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5006 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5007 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5008 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5011 trip = <&cpu4_alert1>;
5012 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5013 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5014 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5015 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5021 polling-delay-passive = <250>;
5022 polling-delay = <1000>;
5024 thermal-sensors = <&tsens0 8>;
5027 cpu5_alert0: trip-point0 {
5028 temperature = <90000>;
5029 hysteresis = <2000>;
5033 cpu5_alert1: trip-point1 {
5034 temperature = <95000>;
5035 hysteresis = <2000>;
5039 cpu5_crit: cpu_crit {
5040 temperature = <110000>;
5041 hysteresis = <1000>;
5048 trip = <&cpu5_alert0>;
5049 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5050 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5051 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5052 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5055 trip = <&cpu5_alert1>;
5056 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5057 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5058 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5059 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5065 polling-delay-passive = <250>;
5066 polling-delay = <1000>;
5068 thermal-sensors = <&tsens0 9>;
5071 cpu6_alert0: trip-point0 {
5072 temperature = <90000>;
5073 hysteresis = <2000>;
5077 cpu6_alert1: trip-point1 {
5078 temperature = <95000>;
5079 hysteresis = <2000>;
5083 cpu6_crit: cpu_crit {
5084 temperature = <110000>;
5085 hysteresis = <1000>;
5092 trip = <&cpu6_alert0>;
5093 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5094 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5095 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5096 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5099 trip = <&cpu6_alert1>;
5100 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5101 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5102 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5103 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5109 polling-delay-passive = <250>;
5110 polling-delay = <1000>;
5112 thermal-sensors = <&tsens0 10>;
5115 cpu7_alert0: trip-point0 {
5116 temperature = <90000>;
5117 hysteresis = <2000>;
5121 cpu7_alert1: trip-point1 {
5122 temperature = <95000>;
5123 hysteresis = <2000>;
5127 cpu7_crit: cpu_crit {
5128 temperature = <110000>;
5129 hysteresis = <1000>;
5136 trip = <&cpu7_alert0>;
5137 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5138 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5139 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5140 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5143 trip = <&cpu7_alert1>;
5144 cooling-device = <&CPU4 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5145 <&CPU5 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5146 <&CPU6 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
5147 <&CPU7 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
5153 polling-delay-passive = <250>;
5154 polling-delay = <1000>;
5156 thermal-sensors = <&tsens0 0>;
5159 aoss0_alert0: trip-point0 {
5160 temperature = <90000>;
5161 hysteresis = <2000>;
5168 polling-delay-passive = <250>;
5169 polling-delay = <1000>;
5171 thermal-sensors = <&tsens0 5>;
5174 cluster0_alert0: trip-point0 {
5175 temperature = <90000>;
5176 hysteresis = <2000>;
5179 cluster0_crit: cluster0_crit {
5180 temperature = <110000>;
5181 hysteresis = <2000>;
5188 polling-delay-passive = <250>;
5189 polling-delay = <1000>;
5191 thermal-sensors = <&tsens0 6>;
5194 cluster1_alert0: trip-point0 {
5195 temperature = <90000>;
5196 hysteresis = <2000>;
5199 cluster1_crit: cluster1_crit {
5200 temperature = <110000>;
5201 hysteresis = <2000>;
5208 polling-delay-passive = <250>;
5209 polling-delay = <1000>;
5211 thermal-sensors = <&tsens0 11>;
5214 gpu1_alert0: trip-point0 {
5215 temperature = <90000>;
5216 hysteresis = <2000>;
5222 gpu-thermal-bottom {
5223 polling-delay-passive = <250>;
5224 polling-delay = <1000>;
5226 thermal-sensors = <&tsens0 12>;
5229 gpu2_alert0: trip-point0 {
5230 temperature = <90000>;
5231 hysteresis = <2000>;
5238 polling-delay-passive = <250>;
5239 polling-delay = <1000>;
5241 thermal-sensors = <&tsens1 0>;
5244 aoss1_alert0: trip-point0 {
5245 temperature = <90000>;
5246 hysteresis = <2000>;
5253 polling-delay-passive = <250>;
5254 polling-delay = <1000>;
5256 thermal-sensors = <&tsens1 1>;
5259 q6_modem_alert0: trip-point0 {
5260 temperature = <90000>;
5261 hysteresis = <2000>;
5268 polling-delay-passive = <250>;
5269 polling-delay = <1000>;
5271 thermal-sensors = <&tsens1 2>;
5274 mem_alert0: trip-point0 {
5275 temperature = <90000>;
5276 hysteresis = <2000>;
5283 polling-delay-passive = <250>;
5284 polling-delay = <1000>;
5286 thermal-sensors = <&tsens1 3>;
5289 wlan_alert0: trip-point0 {
5290 temperature = <90000>;
5291 hysteresis = <2000>;
5298 polling-delay-passive = <250>;
5299 polling-delay = <1000>;
5301 thermal-sensors = <&tsens1 4>;
5304 q6_hvx_alert0: trip-point0 {
5305 temperature = <90000>;
5306 hysteresis = <2000>;
5313 polling-delay-passive = <250>;
5314 polling-delay = <1000>;
5316 thermal-sensors = <&tsens1 5>;
5319 camera_alert0: trip-point0 {
5320 temperature = <90000>;
5321 hysteresis = <2000>;
5328 polling-delay-passive = <250>;
5329 polling-delay = <1000>;
5331 thermal-sensors = <&tsens1 6>;
5334 video_alert0: trip-point0 {
5335 temperature = <90000>;
5336 hysteresis = <2000>;
5343 polling-delay-passive = <250>;
5344 polling-delay = <1000>;
5346 thermal-sensors = <&tsens1 7>;
5349 modem_alert0: trip-point0 {
5350 temperature = <90000>;
5351 hysteresis = <2000>;