1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Device Tree Include file for NXP Layerscape-1012A family SoC.
5 * Copyright 2016 Freescale Semiconductor, Inc.
6 * Copyright 2019-2020 NXP
10 #include <dt-bindings/clock/fsl,qoriq-clockgen.h>
11 #include <dt-bindings/interrupt-controller/arm-gic.h>
12 #include <dt-bindings/thermal/thermal.h>
15 compatible = "fsl,ls1012a";
16 interrupt-parent = <&gic>;
36 compatible = "arm,cortex-a53";
38 clocks = <&clockgen QORIQ_CLK_CMUX 0>;
40 cpu-idle-states = <&CPU_PH20>;
46 * PSCI node is not added default, U-boot will add missing
47 * parts if it determines to use PSCI.
49 entry-method = "psci";
52 compatible = "arm,idle-state";
53 idle-state-name = "PH20";
54 arm,psci-suspend-param = <0x0>;
55 entry-latency-us = <1000>;
56 exit-latency-us = <1000>;
57 min-residency-us = <3000>;
62 compatible = "fixed-clock";
64 clock-frequency = <125000000>;
65 clock-output-names = "sysclk";
69 compatible = "fixed-clock";
71 clock-frequency = <100000000>;
72 clock-output-names = "coreclk";
76 compatible = "arm,armv8-timer";
77 interrupts = <1 13 IRQ_TYPE_LEVEL_LOW>,/* Physical Secure PPI */
78 <1 14 IRQ_TYPE_LEVEL_LOW>,/* Physical Non-Secure PPI */
79 <1 11 IRQ_TYPE_LEVEL_LOW>,/* Virtual PPI */
80 <1 10 IRQ_TYPE_LEVEL_LOW>;/* Hypervisor PPI */
84 compatible = "arm,armv8-pmuv3";
85 interrupts = <0 106 IRQ_TYPE_LEVEL_HIGH>;
88 gic: interrupt-controller@1400000 {
89 compatible = "arm,gic-400";
90 #interrupt-cells = <3>;
92 reg = <0x0 0x1401000 0 0x1000>, /* GICD */
93 <0x0 0x1402000 0 0x2000>, /* GICC */
94 <0x0 0x1404000 0 0x2000>, /* GICH */
95 <0x0 0x1406000 0 0x2000>; /* GICV */
96 interrupts = <1 9 IRQ_TYPE_LEVEL_LOW>;
100 compatible = "syscon-reboot";
107 cpu_thermal: cpu-thermal {
108 polling-delay-passive = <1000>;
109 polling-delay = <5000>;
110 thermal-sensors = <&tmu 0>;
113 cpu_alert: cpu-alert {
114 temperature = <85000>;
120 temperature = <95000>;
130 <&cpu0 THERMAL_NO_LIMIT
138 compatible = "simple-bus";
139 #address-cells = <2>;
144 compatible = "fsl,ls1021a-qspi";
145 #address-cells = <1>;
147 reg = <0x0 0x1550000 0x0 0x10000>,
148 <0x0 0x40000000 0x0 0x10000000>;
149 reg-names = "QuadSPI", "QuadSPI-memory";
150 interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
151 clock-names = "qspi_en", "qspi";
152 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
153 QORIQ_CLK_PLL_DIV(1)>,
154 <&clockgen QORIQ_CLK_PLATFORM_PLL
155 QORIQ_CLK_PLL_DIV(1)>;
159 esdhc0: esdhc@1560000 {
160 compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
161 reg = <0x0 0x1560000 0x0 0x10000>;
162 interrupts = <0 62 0x4>;
163 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
164 QORIQ_CLK_PLL_DIV(1)>;
165 voltage-ranges = <1800 1800 3300 3300>;
173 compatible = "fsl,ls1012a-scfg", "syscon";
174 reg = <0x0 0x1570000 0x0 0x10000>;
178 esdhc1: esdhc@1580000 {
179 compatible = "fsl,ls1012a-esdhc", "fsl,esdhc";
180 reg = <0x0 0x1580000 0x0 0x10000>;
181 interrupts = <0 65 0x4>;
182 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
183 QORIQ_CLK_PLL_DIV(1)>;
184 voltage-ranges = <1800 1800 3300 3300>;
192 crypto: crypto@1700000 {
193 compatible = "fsl,sec-v5.4", "fsl,sec-v5.0",
196 #address-cells = <1>;
198 ranges = <0x0 0x00 0x1700000 0x100000>;
199 reg = <0x00 0x1700000 0x0 0x100000>;
200 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
204 compatible = "fsl,sec-v5.4-job-ring",
205 "fsl,sec-v5.0-job-ring",
206 "fsl,sec-v4.0-job-ring";
207 reg = <0x10000 0x10000>;
208 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
212 compatible = "fsl,sec-v5.4-job-ring",
213 "fsl,sec-v5.0-job-ring",
214 "fsl,sec-v4.0-job-ring";
215 reg = <0x20000 0x10000>;
216 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
220 compatible = "fsl,sec-v5.4-job-ring",
221 "fsl,sec-v5.0-job-ring",
222 "fsl,sec-v4.0-job-ring";
223 reg = <0x30000 0x10000>;
224 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
228 compatible = "fsl,sec-v5.4-job-ring",
229 "fsl,sec-v5.0-job-ring",
230 "fsl,sec-v4.0-job-ring";
231 reg = <0x40000 0x10000>;
232 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
236 compatible = "fsl,sec-v5.4-rtic",
239 #address-cells = <1>;
241 reg = <0x60000 0x100>, <0x60e00 0x18>;
242 ranges = <0x0 0x60100 0x500>;
245 compatible = "fsl,sec-v5.4-rtic-memory",
246 "fsl,sec-v5.0-rtic-memory",
247 "fsl,sec-v4.0-rtic-memory";
248 reg = <0x00 0x20>, <0x100 0x100>;
252 compatible = "fsl,sec-v5.4-rtic-memory",
253 "fsl,sec-v5.0-rtic-memory",
254 "fsl,sec-v4.0-rtic-memory";
255 reg = <0x20 0x20>, <0x200 0x100>;
259 compatible = "fsl,sec-v5.4-rtic-memory",
260 "fsl,sec-v5.0-rtic-memory",
261 "fsl,sec-v4.0-rtic-memory";
262 reg = <0x40 0x20>, <0x300 0x100>;
266 compatible = "fsl,sec-v5.4-rtic-memory",
267 "fsl,sec-v5.0-rtic-memory",
268 "fsl,sec-v4.0-rtic-memory";
269 reg = <0x60 0x20>, <0x400 0x100>;
274 sec_mon: sec_mon@1e90000 {
275 compatible = "fsl,sec-v5.4-mon", "fsl,sec-v5.0-mon",
277 reg = <0x0 0x1e90000 0x0 0x10000>;
278 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
279 <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
283 compatible = "fsl,ls1012a-dcfg",
285 reg = <0x0 0x1ee0000 0x0 0x10000>;
289 clockgen: clocking@1ee1000 {
290 compatible = "fsl,ls1012a-clockgen";
291 reg = <0x0 0x1ee1000 0x0 0x1000>;
293 clocks = <&sysclk &coreclk>;
294 clock-names = "sysclk", "coreclk";
298 compatible = "fsl,qoriq-tmu";
299 reg = <0x0 0x1f00000 0x0 0x10000>;
300 interrupts = <0 33 0x4>;
301 fsl,tmu-range = <0xb0000 0x9002a 0x6004c 0x60062>;
302 fsl,tmu-calibration = <0x00000000 0x00000025
303 0x00000001 0x0000002c
304 0x00000002 0x00000032
305 0x00000003 0x00000039
306 0x00000004 0x0000003f
307 0x00000005 0x00000046
308 0x00000006 0x0000004c
309 0x00000007 0x00000053
310 0x00000008 0x00000059
311 0x00000009 0x0000005f
312 0x0000000a 0x00000066
313 0x0000000b 0x0000006c
315 0x00010000 0x00000026
316 0x00010001 0x0000002d
317 0x00010002 0x00000035
318 0x00010003 0x0000003d
319 0x00010004 0x00000045
320 0x00010005 0x0000004d
321 0x00010006 0x00000055
322 0x00010007 0x0000005d
323 0x00010008 0x00000065
324 0x00010009 0x0000006d
326 0x00020000 0x00000026
327 0x00020001 0x00000030
328 0x00020002 0x0000003a
329 0x00020003 0x00000044
330 0x00020004 0x0000004e
331 0x00020005 0x00000059
332 0x00020006 0x00000063
334 0x00030000 0x00000014
335 0x00030001 0x00000021
336 0x00030002 0x0000002e
337 0x00030003 0x0000003a
338 0x00030004 0x00000047
339 0x00030005 0x00000053
340 0x00030006 0x00000060>;
342 #thermal-sensor-cells = <1>;
346 compatible = "fsl,vf610-i2c";
347 #address-cells = <1>;
349 reg = <0x0 0x2180000 0x0 0x10000>;
350 interrupts = <0 56 IRQ_TYPE_LEVEL_HIGH>;
351 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
352 QORIQ_CLK_PLL_DIV(4)>;
357 compatible = "fsl,vf610-i2c";
358 #address-cells = <1>;
360 reg = <0x0 0x2190000 0x0 0x10000>;
361 interrupts = <0 57 IRQ_TYPE_LEVEL_HIGH>;
362 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
363 QORIQ_CLK_PLL_DIV(4)>;
368 compatible = "fsl,ls1012a-dspi", "fsl,ls1021a-v1.0-dspi";
369 #address-cells = <1>;
371 reg = <0x0 0x2100000 0x0 0x10000>;
372 interrupts = <0 64 IRQ_TYPE_LEVEL_HIGH>;
373 clock-names = "dspi";
374 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
375 QORIQ_CLK_PLL_DIV(1)>;
376 spi-num-chipselects = <5>;
381 duart0: serial@21c0500 {
382 compatible = "fsl,ns16550", "ns16550a";
383 reg = <0x00 0x21c0500 0x0 0x100>;
384 interrupts = <0 54 IRQ_TYPE_LEVEL_HIGH>;
385 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
386 QORIQ_CLK_PLL_DIV(1)>;
390 duart1: serial@21c0600 {
391 compatible = "fsl,ns16550", "ns16550a";
392 reg = <0x00 0x21c0600 0x0 0x100>;
393 interrupts = <0 54 IRQ_TYPE_LEVEL_HIGH>;
394 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
395 QORIQ_CLK_PLL_DIV(1)>;
399 gpio0: gpio@2300000 {
400 compatible = "fsl,qoriq-gpio";
401 reg = <0x0 0x2300000 0x0 0x10000>;
402 interrupts = <0 66 IRQ_TYPE_LEVEL_HIGH>;
405 interrupt-controller;
406 #interrupt-cells = <2>;
409 gpio1: gpio@2310000 {
410 compatible = "fsl,qoriq-gpio";
411 reg = <0x0 0x2310000 0x0 0x10000>;
412 interrupts = <0 67 IRQ_TYPE_LEVEL_HIGH>;
415 interrupt-controller;
416 #interrupt-cells = <2>;
419 wdog0: watchdog@2ad0000 {
420 compatible = "fsl,ls1012a-wdt",
422 reg = <0x0 0x2ad0000 0x0 0x10000>;
423 interrupts = <0 83 IRQ_TYPE_LEVEL_HIGH>;
424 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL QORIQ_CLK_PLL_DIV(1)>;
429 #sound-dai-cells = <0>;
430 compatible = "fsl,vf610-sai";
431 reg = <0x0 0x2b50000 0x0 0x10000>;
432 interrupts = <0 148 IRQ_TYPE_LEVEL_HIGH>;
433 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
434 QORIQ_CLK_PLL_DIV(4)>,
435 <&clockgen QORIQ_CLK_PLATFORM_PLL
436 QORIQ_CLK_PLL_DIV(4)>,
437 <&clockgen QORIQ_CLK_PLATFORM_PLL
438 QORIQ_CLK_PLL_DIV(4)>,
439 <&clockgen QORIQ_CLK_PLATFORM_PLL
440 QORIQ_CLK_PLL_DIV(4)>;
441 clock-names = "bus", "mclk1", "mclk2", "mclk3";
442 dma-names = "tx", "rx";
443 dmas = <&edma0 1 47>,
449 #sound-dai-cells = <0>;
450 compatible = "fsl,vf610-sai";
451 reg = <0x0 0x2b60000 0x0 0x10000>;
452 interrupts = <0 149 IRQ_TYPE_LEVEL_HIGH>;
453 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
454 QORIQ_CLK_PLL_DIV(4)>,
455 <&clockgen QORIQ_CLK_PLATFORM_PLL
456 QORIQ_CLK_PLL_DIV(4)>,
457 <&clockgen QORIQ_CLK_PLATFORM_PLL
458 QORIQ_CLK_PLL_DIV(4)>,
459 <&clockgen QORIQ_CLK_PLATFORM_PLL
460 QORIQ_CLK_PLL_DIV(4)>;
461 clock-names = "bus", "mclk1", "mclk2", "mclk3";
462 dma-names = "tx", "rx";
463 dmas = <&edma0 1 45>,
468 edma0: edma@2c00000 {
470 compatible = "fsl,vf610-edma";
471 reg = <0x0 0x2c00000 0x0 0x10000>,
472 <0x0 0x2c10000 0x0 0x10000>,
473 <0x0 0x2c20000 0x0 0x10000>;
474 interrupts = <0 103 IRQ_TYPE_LEVEL_HIGH>,
475 <0 103 IRQ_TYPE_LEVEL_HIGH>;
476 interrupt-names = "edma-tx", "edma-err";
479 clock-names = "dmamux0", "dmamux1";
480 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
481 QORIQ_CLK_PLL_DIV(4)>,
482 <&clockgen QORIQ_CLK_PLATFORM_PLL
483 QORIQ_CLK_PLL_DIV(4)>;
487 compatible = "snps,dwc3";
488 reg = <0x0 0x2f00000 0x0 0x10000>;
489 interrupts = <0 60 0x4>;
491 snps,quirk-frame-length-adjustment = <0x20>;
492 snps,dis_rxdet_inp3_quirk;
493 snps,incr-burst-type-adjustment = <1>, <4>, <8>, <16>;
497 compatible = "fsl,ls1012a-ahci", "fsl,ls1043a-ahci";
498 reg = <0x0 0x3200000 0x0 0x10000>,
499 <0x0 0x20140520 0x0 0x4>;
500 reg-names = "ahci", "sata-ecc";
501 interrupts = <0 69 IRQ_TYPE_LEVEL_HIGH>;
502 clocks = <&clockgen QORIQ_CLK_PLATFORM_PLL
503 QORIQ_CLK_PLL_DIV(1)>;
509 compatible = "fsl-usb2-dr-v2.5", "fsl-usb2-dr";
510 reg = <0x0 0x8600000 0x0 0x1000>;
511 interrupts = <0 139 0x4>;
516 msi: msi-controller1@1572000 {
517 compatible = "fsl,ls1012a-msi";
518 reg = <0x0 0x1572000 0x0 0x8>;
520 interrupts = <0 126 IRQ_TYPE_LEVEL_HIGH>;
523 pcie1: pcie@3400000 {
524 compatible = "fsl,ls1012a-pcie";
525 reg = <0x00 0x03400000 0x0 0x00100000>, /* controller registers */
526 <0x40 0x00000000 0x0 0x00002000>; /* configuration space */
527 reg-names = "regs", "config";
528 interrupts = <0 118 0x4>, /* controller interrupt */
529 <0 117 0x4>; /* PME interrupt */
530 interrupt-names = "aer", "pme";
531 #address-cells = <3>;
535 bus-range = <0x0 0xff>;
536 ranges = <0x81000000 0x0 0x00000000 0x40 0x00010000 0x0 0x00010000 /* downstream I/O */
537 0x82000000 0x0 0x40000000 0x40 0x40000000 0x0 0x40000000>; /* non-prefetchable memory */
539 #interrupt-cells = <1>;
540 interrupt-map-mask = <0 0 0 7>;
541 interrupt-map = <0000 0 0 1 &gic 0 110 IRQ_TYPE_LEVEL_HIGH>,
542 <0000 0 0 2 &gic 0 111 IRQ_TYPE_LEVEL_HIGH>,
543 <0000 0 0 3 &gic 0 112 IRQ_TYPE_LEVEL_HIGH>,
544 <0000 0 0 4 &gic 0 113 IRQ_TYPE_LEVEL_HIGH>;
548 rcpm: power-controller@1ee2140 {
549 compatible = "fsl,ls1012a-rcpm", "fsl,qoriq-rcpm-2.1+";
550 reg = <0x0 0x1ee2140 0x0 0x4>;
551 #fsl,rcpm-wakeup-cells = <1>;
554 ftm_alarm0: timer@29d0000 {
555 compatible = "fsl,ls1012a-ftm-alarm";
556 reg = <0x0 0x29d0000 0x0 0x10000>;
557 fsl,rcpm-wakeup = <&rcpm 0x20000>;
558 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
565 compatible = "linaro,optee-tz";