1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * Copyright 2022 Broadcom Ltd.
6 #include <dt-bindings/interrupt-controller/irq.h>
7 #include <dt-bindings/interrupt-controller/arm-gic.h>
10 compatible = "brcm,bcm63146", "brcm,bcmbca";
14 interrupt-parent = <&gic>;
21 compatible = "brcm,brahma-b53";
24 next-level-cache = <&L2_0>;
25 enable-method = "psci";
29 compatible = "brcm,brahma-b53";
32 next-level-cache = <&L2_0>;
33 enable-method = "psci";
42 compatible = "arm,armv8-timer";
43 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
44 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
45 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
46 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
50 compatible = "arm,cortex-a53-pmu";
51 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
52 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
53 interrupt-affinity = <&B53_0>, <&B53_1>;
57 periph_clk: periph-clk {
58 compatible = "fixed-clock";
60 clock-frequency = <200000000>;
63 compatible = "fixed-factor-clock";
65 clocks = <&periph_clk>;
72 compatible = "arm,psci-0.2";
77 compatible = "simple-bus";
80 ranges = <0x0 0x0 0x81000000 0x8000>;
82 gic: interrupt-controller@1000 {
83 compatible = "arm,gic-400";
84 #interrupt-cells = <3>;
86 reg = <0x1000 0x1000>,
90 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) |
91 IRQ_TYPE_LEVEL_HIGH)>;
96 compatible = "simple-bus";
99 ranges = <0x0 0x0 0xff800000 0x800000>;
101 uart0: serial@12000 {
102 compatible = "arm,pl011", "arm,primecell";
103 reg = <0x12000 0x1000>;
104 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
105 clocks = <&uart_clk>, <&uart_clk>;
106 clock-names = "uartclk", "apb_pclk";