2 * linux/arch/arm/kernel/setup.c
4 * Copyright (C) 1995-2001 Russell King
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 #include <linux/efi.h>
11 #include <linux/export.h>
12 #include <linux/kernel.h>
13 #include <linux/stddef.h>
14 #include <linux/ioport.h>
15 #include <linux/delay.h>
16 #include <linux/utsname.h>
17 #include <linux/initrd.h>
18 #include <linux/console.h>
19 #include <linux/bootmem.h>
20 #include <linux/seq_file.h>
21 #include <linux/screen_info.h>
22 #include <linux/of_iommu.h>
23 #include <linux/of_platform.h>
24 #include <linux/init.h>
25 #include <linux/kexec.h>
26 #include <linux/of_fdt.h>
27 #include <linux/cpu.h>
28 #include <linux/interrupt.h>
29 #include <linux/smp.h>
30 #include <linux/proc_fs.h>
31 #include <linux/memblock.h>
32 #include <linux/bug.h>
33 #include <linux/compiler.h>
34 #include <linux/sort.h>
35 #include <linux/psci.h>
37 #include <asm/unified.h>
40 #include <asm/cputype.h>
43 #include <asm/early_ioremap.h>
44 #include <asm/fixmap.h>
45 #include <asm/procinfo.h>
47 #include <asm/sections.h>
48 #include <asm/setup.h>
49 #include <asm/smp_plat.h>
50 #include <asm/mach-types.h>
51 #include <asm/cacheflush.h>
52 #include <asm/cachetype.h>
53 #include <asm/tlbflush.h>
54 #include <asm/xen/hypervisor.h>
57 #include <asm/mach/arch.h>
58 #include <asm/mach/irq.h>
59 #include <asm/mach/time.h>
60 #include <asm/system_info.h>
61 #include <asm/system_misc.h>
62 #include <asm/traps.h>
63 #include <asm/unwind.h>
64 #include <asm/memblock.h>
70 #if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
73 static int __init fpe_setup(char *line)
75 memcpy(fpe_type, line, 8);
79 __setup("fpe=", fpe_setup);
82 extern void init_default_cache_policy(unsigned long);
83 extern void paging_init(const struct machine_desc *desc);
84 extern void early_paging_init(const struct machine_desc *);
85 extern void sanity_check_meminfo(void);
86 extern enum reboot_mode reboot_mode;
87 extern void setup_dma_zone(const struct machine_desc *desc);
89 unsigned int processor_id;
90 EXPORT_SYMBOL(processor_id);
91 unsigned int __machine_arch_type __read_mostly;
92 EXPORT_SYMBOL(__machine_arch_type);
93 unsigned int cacheid __read_mostly;
94 EXPORT_SYMBOL(cacheid);
96 unsigned int __atags_pointer __initdata;
98 unsigned int system_rev;
99 EXPORT_SYMBOL(system_rev);
101 const char *system_serial;
102 EXPORT_SYMBOL(system_serial);
104 unsigned int system_serial_low;
105 EXPORT_SYMBOL(system_serial_low);
107 unsigned int system_serial_high;
108 EXPORT_SYMBOL(system_serial_high);
110 unsigned int elf_hwcap __read_mostly;
111 EXPORT_SYMBOL(elf_hwcap);
113 unsigned int elf_hwcap2 __read_mostly;
114 EXPORT_SYMBOL(elf_hwcap2);
118 struct processor processor __read_mostly;
121 struct cpu_tlb_fns cpu_tlb __read_mostly;
124 struct cpu_user_fns cpu_user __read_mostly;
127 struct cpu_cache_fns cpu_cache __read_mostly;
129 #ifdef CONFIG_OUTER_CACHE
130 struct outer_cache_fns outer_cache __read_mostly;
131 EXPORT_SYMBOL(outer_cache);
135 * Cached cpu_architecture() result for use by assembler code.
136 * C code should use the cpu_architecture() function instead of accessing this
139 int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
146 } ____cacheline_aligned;
148 #ifndef CONFIG_CPU_V7M
149 static struct stack stacks[NR_CPUS];
152 char elf_platform[ELF_PLATFORM_SIZE];
153 EXPORT_SYMBOL(elf_platform);
155 static const char *cpu_name;
156 static const char *machine_name;
157 static char __initdata cmd_line[COMMAND_LINE_SIZE];
158 const struct machine_desc *machine_desc __initdata;
160 static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
161 #define ENDIANNESS ((char)endian_test.l)
163 DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
166 * Standard memory resources
168 static struct resource mem_res[] = {
173 .flags = IORESOURCE_MEM
176 .name = "Kernel code",
179 .flags = IORESOURCE_SYSTEM_RAM
182 .name = "Kernel data",
185 .flags = IORESOURCE_SYSTEM_RAM
189 #define video_ram mem_res[0]
190 #define kernel_code mem_res[1]
191 #define kernel_data mem_res[2]
193 static struct resource io_res[] = {
198 .flags = IORESOURCE_IO | IORESOURCE_BUSY
204 .flags = IORESOURCE_IO | IORESOURCE_BUSY
210 .flags = IORESOURCE_IO | IORESOURCE_BUSY
214 #define lp0 io_res[0]
215 #define lp1 io_res[1]
216 #define lp2 io_res[2]
218 static const char *proc_arch[] = {
238 #ifdef CONFIG_CPU_V7M
239 static int __get_cpu_architecture(void)
241 return CPU_ARCH_ARMv7M;
244 static int __get_cpu_architecture(void)
248 if ((read_cpuid_id() & 0x0008f000) == 0) {
249 cpu_arch = CPU_ARCH_UNKNOWN;
250 } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
251 cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
252 } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
253 cpu_arch = (read_cpuid_id() >> 16) & 7;
255 cpu_arch += CPU_ARCH_ARMv3;
256 } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
257 /* Revised CPUID format. Read the Memory Model Feature
258 * Register 0 and check for VMSAv7 or PMSAv7 */
259 unsigned int mmfr0 = read_cpuid_ext(CPUID_EXT_MMFR0);
260 if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
261 (mmfr0 & 0x000000f0) >= 0x00000030)
262 cpu_arch = CPU_ARCH_ARMv7;
263 else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
264 (mmfr0 & 0x000000f0) == 0x00000020)
265 cpu_arch = CPU_ARCH_ARMv6;
267 cpu_arch = CPU_ARCH_UNKNOWN;
269 cpu_arch = CPU_ARCH_UNKNOWN;
275 int __pure cpu_architecture(void)
277 BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
279 return __cpu_architecture;
282 static int cpu_has_aliasing_icache(unsigned int arch)
285 unsigned int id_reg, num_sets, line_size;
287 /* PIPT caches never alias. */
288 if (icache_is_pipt())
291 /* arch specifies the register format */
294 asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
295 : /* No output operands */
298 asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
300 line_size = 4 << ((id_reg & 0x7) + 2);
301 num_sets = ((id_reg >> 13) & 0x7fff) + 1;
302 aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
305 aliasing_icache = read_cpuid_cachetype() & (1 << 11);
308 /* I-cache aliases will be handled by D-cache aliasing code */
312 return aliasing_icache;
315 static void __init cacheid_init(void)
317 unsigned int arch = cpu_architecture();
319 if (arch == CPU_ARCH_ARMv7M) {
321 } else if (arch >= CPU_ARCH_ARMv6) {
322 unsigned int cachetype = read_cpuid_cachetype();
323 if ((cachetype & (7 << 29)) == 4 << 29) {
324 /* ARMv7 register format */
325 arch = CPU_ARCH_ARMv7;
326 cacheid = CACHEID_VIPT_NONALIASING;
327 switch (cachetype & (3 << 14)) {
329 cacheid |= CACHEID_ASID_TAGGED;
332 cacheid |= CACHEID_PIPT;
336 arch = CPU_ARCH_ARMv6;
337 if (cachetype & (1 << 23))
338 cacheid = CACHEID_VIPT_ALIASING;
340 cacheid = CACHEID_VIPT_NONALIASING;
342 if (cpu_has_aliasing_icache(arch))
343 cacheid |= CACHEID_VIPT_I_ALIASING;
345 cacheid = CACHEID_VIVT;
348 pr_info("CPU: %s data cache, %s instruction cache\n",
349 cache_is_vivt() ? "VIVT" :
350 cache_is_vipt_aliasing() ? "VIPT aliasing" :
351 cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
352 cache_is_vivt() ? "VIVT" :
353 icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
354 icache_is_vipt_aliasing() ? "VIPT aliasing" :
355 icache_is_pipt() ? "PIPT" :
356 cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
360 * These functions re-use the assembly code in head.S, which
361 * already provide the required functionality.
363 extern struct proc_info_list *lookup_processor_type(unsigned int);
365 void __init early_print(const char *str, ...)
367 extern void printascii(const char *);
372 vsnprintf(buf, sizeof(buf), str, ap);
375 #ifdef CONFIG_DEBUG_LL
381 #ifdef CONFIG_ARM_PATCH_IDIV
383 static inline u32 __attribute_const__ sdiv_instruction(void)
385 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
386 /* "sdiv r0, r0, r1" */
387 u32 insn = __opcode_thumb32_compose(0xfb90, 0xf0f1);
388 return __opcode_to_mem_thumb32(insn);
391 /* "sdiv r0, r0, r1" */
392 return __opcode_to_mem_arm(0xe710f110);
395 static inline u32 __attribute_const__ udiv_instruction(void)
397 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
398 /* "udiv r0, r0, r1" */
399 u32 insn = __opcode_thumb32_compose(0xfbb0, 0xf0f1);
400 return __opcode_to_mem_thumb32(insn);
403 /* "udiv r0, r0, r1" */
404 return __opcode_to_mem_arm(0xe730f110);
407 static inline u32 __attribute_const__ bx_lr_instruction(void)
409 if (IS_ENABLED(CONFIG_THUMB2_KERNEL)) {
411 u32 insn = __opcode_thumb32_compose(0x4770, 0x46c0);
412 return __opcode_to_mem_thumb32(insn);
416 return __opcode_to_mem_arm(0xe12fff1e);
419 static void __init patch_aeabi_idiv(void)
421 extern void __aeabi_uidiv(void);
422 extern void __aeabi_idiv(void);
426 mask = IS_ENABLED(CONFIG_THUMB2_KERNEL) ? HWCAP_IDIVT : HWCAP_IDIVA;
427 if (!(elf_hwcap & mask))
430 pr_info("CPU: div instructions available: patching division code\n");
432 fn_addr = ((uintptr_t)&__aeabi_uidiv) & ~1;
433 ((u32 *)fn_addr)[0] = udiv_instruction();
434 ((u32 *)fn_addr)[1] = bx_lr_instruction();
435 flush_icache_range(fn_addr, fn_addr + 8);
437 fn_addr = ((uintptr_t)&__aeabi_idiv) & ~1;
438 ((u32 *)fn_addr)[0] = sdiv_instruction();
439 ((u32 *)fn_addr)[1] = bx_lr_instruction();
440 flush_icache_range(fn_addr, fn_addr + 8);
444 static inline void patch_aeabi_idiv(void) { }
447 static void __init cpuid_init_hwcaps(void)
452 if (cpu_architecture() < CPU_ARCH_ARMv7)
455 block = cpuid_feature_extract(CPUID_EXT_ISAR0, 24);
457 elf_hwcap |= HWCAP_IDIVA;
459 elf_hwcap |= HWCAP_IDIVT;
461 /* LPAE implies atomic ldrd/strd instructions */
462 block = cpuid_feature_extract(CPUID_EXT_MMFR0, 0);
464 elf_hwcap |= HWCAP_LPAE;
466 /* check for supported v8 Crypto instructions */
467 isar5 = read_cpuid_ext(CPUID_EXT_ISAR5);
469 block = cpuid_feature_extract_field(isar5, 4);
471 elf_hwcap2 |= HWCAP2_PMULL;
473 elf_hwcap2 |= HWCAP2_AES;
475 block = cpuid_feature_extract_field(isar5, 8);
477 elf_hwcap2 |= HWCAP2_SHA1;
479 block = cpuid_feature_extract_field(isar5, 12);
481 elf_hwcap2 |= HWCAP2_SHA2;
483 block = cpuid_feature_extract_field(isar5, 16);
485 elf_hwcap2 |= HWCAP2_CRC32;
488 static void __init elf_hwcap_fixup(void)
490 unsigned id = read_cpuid_id();
493 * HWCAP_TLS is available only on 1136 r1p0 and later,
494 * see also kuser_get_tls_init.
496 if (read_cpuid_part() == ARM_CPU_PART_ARM1136 &&
497 ((id >> 20) & 3) == 0) {
498 elf_hwcap &= ~HWCAP_TLS;
502 /* Verify if CPUID scheme is implemented */
503 if ((id & 0x000f0000) != 0x000f0000)
507 * If the CPU supports LDREX/STREX and LDREXB/STREXB,
508 * avoid advertising SWP; it may not be atomic with
509 * multiprocessing cores.
511 if (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) > 1 ||
512 (cpuid_feature_extract(CPUID_EXT_ISAR3, 12) == 1 &&
513 cpuid_feature_extract(CPUID_EXT_ISAR3, 20) >= 3))
514 elf_hwcap &= ~HWCAP_SWP;
518 * cpu_init - initialise one CPU.
520 * cpu_init sets up the per-CPU stacks.
522 void notrace cpu_init(void)
524 #ifndef CONFIG_CPU_V7M
525 unsigned int cpu = smp_processor_id();
526 struct stack *stk = &stacks[cpu];
528 if (cpu >= NR_CPUS) {
529 pr_crit("CPU%u: bad primary CPU number\n", cpu);
534 * This only works on resume and secondary cores. For booting on the
535 * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
537 set_my_cpu_offset(per_cpu_offset(cpu));
542 * Define the placement constraint for the inline asm directive below.
543 * In Thumb-2, msr with an immediate value is not allowed.
545 #ifdef CONFIG_THUMB2_KERNEL
552 * setup stacks for re-entrant exception handlers
556 "add r14, %0, %2\n\t"
559 "add r14, %0, %4\n\t"
562 "add r14, %0, %6\n\t"
565 "add r14, %0, %8\n\t"
570 PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
571 "I" (offsetof(struct stack, irq[0])),
572 PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
573 "I" (offsetof(struct stack, abt[0])),
574 PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
575 "I" (offsetof(struct stack, und[0])),
576 PLC (PSR_F_BIT | PSR_I_BIT | FIQ_MODE),
577 "I" (offsetof(struct stack, fiq[0])),
578 PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
583 u32 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = MPIDR_INVALID };
585 void __init smp_setup_processor_id(void)
588 u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
589 u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
591 cpu_logical_map(0) = cpu;
592 for (i = 1; i < nr_cpu_ids; ++i)
593 cpu_logical_map(i) = i == cpu ? 0 : i;
596 * clear __my_cpu_offset on boot CPU to avoid hang caused by
597 * using percpu variable early, for example, lockdep will
598 * access percpu variable inside lock_release
600 set_my_cpu_offset(0);
602 pr_info("Booting Linux on physical CPU 0x%x\n", mpidr);
605 struct mpidr_hash mpidr_hash;
608 * smp_build_mpidr_hash - Pre-compute shifts required at each affinity
609 * level in order to build a linear index from an
610 * MPIDR value. Resulting algorithm is a collision
611 * free hash carried out through shifting and ORing
613 static void __init smp_build_mpidr_hash(void)
616 u32 fs[3], bits[3], ls, mask = 0;
618 * Pre-scan the list of MPIDRS and filter out bits that do
619 * not contribute to affinity levels, ie they never toggle.
621 for_each_possible_cpu(i)
622 mask |= (cpu_logical_map(i) ^ cpu_logical_map(0));
623 pr_debug("mask of set bits 0x%x\n", mask);
625 * Find and stash the last and first bit set at all affinity levels to
626 * check how many bits are required to represent them.
628 for (i = 0; i < 3; i++) {
629 affinity = MPIDR_AFFINITY_LEVEL(mask, i);
631 * Find the MSB bit and LSB bits position
632 * to determine how many bits are required
633 * to express the affinity level.
636 fs[i] = affinity ? ffs(affinity) - 1 : 0;
637 bits[i] = ls - fs[i];
640 * An index can be created from the MPIDR by isolating the
641 * significant bits at each affinity level and by shifting
642 * them in order to compress the 24 bits values space to a
643 * compressed set of values. This is equivalent to hashing
644 * the MPIDR through shifting and ORing. It is a collision free
645 * hash though not minimal since some levels might contain a number
646 * of CPUs that is not an exact power of 2 and their bit
647 * representation might contain holes, eg MPIDR[7:0] = {0x2, 0x80}.
649 mpidr_hash.shift_aff[0] = fs[0];
650 mpidr_hash.shift_aff[1] = MPIDR_LEVEL_BITS + fs[1] - bits[0];
651 mpidr_hash.shift_aff[2] = 2*MPIDR_LEVEL_BITS + fs[2] -
653 mpidr_hash.mask = mask;
654 mpidr_hash.bits = bits[2] + bits[1] + bits[0];
655 pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] mask[0x%x] bits[%u]\n",
656 mpidr_hash.shift_aff[0],
657 mpidr_hash.shift_aff[1],
658 mpidr_hash.shift_aff[2],
662 * 4x is an arbitrary value used to warn on a hash table much bigger
663 * than expected on most systems.
665 if (mpidr_hash_size() > 4 * num_possible_cpus())
666 pr_warn("Large number of MPIDR hash buckets detected\n");
667 sync_cache_w(&mpidr_hash);
671 static void __init setup_processor(void)
673 struct proc_info_list *list;
676 * locate processor in the list of supported processor
677 * types. The linker builds this table for us from the
678 * entries in arch/arm/mm/proc-*.S
680 list = lookup_processor_type(read_cpuid_id());
682 pr_err("CPU configuration botched (ID %08x), unable to continue.\n",
687 cpu_name = list->cpu_name;
688 __cpu_architecture = __get_cpu_architecture();
691 processor = *list->proc;
694 cpu_tlb = *list->tlb;
697 cpu_user = *list->user;
700 cpu_cache = *list->cache;
703 pr_info("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
704 cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
705 proc_arch[cpu_architecture()], get_cr());
707 snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
708 list->arch_name, ENDIANNESS);
709 snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
710 list->elf_name, ENDIANNESS);
711 elf_hwcap = list->elf_hwcap;
716 #ifndef CONFIG_ARM_THUMB
717 elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
720 init_default_cache_policy(list->__cpu_mm_mmu_flags);
722 erratum_a15_798181_init();
730 void __init dump_machine_table(void)
732 const struct machine_desc *p;
734 early_print("Available machine support:\n\nID (hex)\tNAME\n");
735 for_each_machine_desc(p)
736 early_print("%08x\t%s\n", p->nr, p->name);
738 early_print("\nPlease check your kernel config and/or bootloader.\n");
741 /* can't use cpu_relax() here as it may require MMU setup */;
744 int __init arm_add_memory(u64 start, u64 size)
749 * Ensure that start/size are aligned to a page boundary.
750 * Size is rounded down, start is rounded up.
752 aligned_start = PAGE_ALIGN(start);
753 if (aligned_start > start + size)
756 size -= aligned_start - start;
758 #ifndef CONFIG_ARCH_PHYS_ADDR_T_64BIT
759 if (aligned_start > ULONG_MAX) {
760 pr_crit("Ignoring memory at 0x%08llx outside 32-bit physical address space\n",
765 if (aligned_start + size > ULONG_MAX) {
766 pr_crit("Truncating memory at 0x%08llx to fit in 32-bit physical address space\n",
769 * To ensure bank->start + bank->size is representable in
770 * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
771 * This means we lose a page after masking.
773 size = ULONG_MAX - aligned_start;
777 if (aligned_start < PHYS_OFFSET) {
778 if (aligned_start + size <= PHYS_OFFSET) {
779 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
780 aligned_start, aligned_start + size);
784 pr_info("Ignoring memory below PHYS_OFFSET: 0x%08llx-0x%08llx\n",
785 aligned_start, (u64)PHYS_OFFSET);
787 size -= PHYS_OFFSET - aligned_start;
788 aligned_start = PHYS_OFFSET;
791 start = aligned_start;
792 size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
795 * Check whether this memory region has non-zero size or
796 * invalid node number.
801 memblock_add(start, size);
806 * Pick out the memory size. We look for mem=size@start,
807 * where start and size are "size[KkMm]"
810 static int __init early_mem(char *p)
812 static int usermem __initdata = 0;
818 * If the user specifies memory size, we
819 * blow away any automatically generated
824 memblock_remove(memblock_start_of_DRAM(),
825 memblock_end_of_DRAM() - memblock_start_of_DRAM());
829 size = memparse(p, &endp);
831 start = memparse(endp + 1, NULL);
833 arm_add_memory(start, size);
837 early_param("mem", early_mem);
839 static void __init request_standard_resources(const struct machine_desc *mdesc)
841 struct memblock_region *region;
842 struct resource *res;
844 kernel_code.start = virt_to_phys(_text);
845 kernel_code.end = virt_to_phys(_etext - 1);
846 kernel_data.start = virt_to_phys(_sdata);
847 kernel_data.end = virt_to_phys(_end - 1);
849 for_each_memblock(memory, region) {
850 res = memblock_virt_alloc(sizeof(*res), 0);
851 res->name = "System RAM";
852 res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
853 res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
854 res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY;
856 request_resource(&iomem_resource, res);
858 if (kernel_code.start >= res->start &&
859 kernel_code.end <= res->end)
860 request_resource(res, &kernel_code);
861 if (kernel_data.start >= res->start &&
862 kernel_data.end <= res->end)
863 request_resource(res, &kernel_data);
866 if (mdesc->video_start) {
867 video_ram.start = mdesc->video_start;
868 video_ram.end = mdesc->video_end;
869 request_resource(&iomem_resource, &video_ram);
873 * Some machines don't have the possibility of ever
874 * possessing lp0, lp1 or lp2
876 if (mdesc->reserve_lp0)
877 request_resource(&ioport_resource, &lp0);
878 if (mdesc->reserve_lp1)
879 request_resource(&ioport_resource, &lp1);
880 if (mdesc->reserve_lp2)
881 request_resource(&ioport_resource, &lp2);
884 #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
885 struct screen_info screen_info = {
886 .orig_video_lines = 30,
887 .orig_video_cols = 80,
888 .orig_video_mode = 0,
889 .orig_video_ega_bx = 0,
890 .orig_video_isVGA = 1,
891 .orig_video_points = 8
895 static int __init customize_machine(void)
898 * customizes platform devices, or adds new ones
899 * On DT based machines, we fall back to populating the
900 * machine from the device tree, if no callback is provided,
901 * otherwise we would always need an init_machine callback.
904 if (machine_desc->init_machine)
905 machine_desc->init_machine();
908 of_platform_populate(NULL, of_default_bus_match_table,
913 arch_initcall(customize_machine);
915 static int __init init_machine_late(void)
917 struct device_node *root;
920 if (machine_desc->init_late)
921 machine_desc->init_late();
923 root = of_find_node_by_path("/");
925 ret = of_property_read_string(root, "serial-number",
928 system_serial = NULL;
932 system_serial = kasprintf(GFP_KERNEL, "%08x%08x",
938 late_initcall(init_machine_late);
941 static inline unsigned long long get_total_mem(void)
945 total = max_low_pfn - min_low_pfn;
946 return total << PAGE_SHIFT;
950 * reserve_crashkernel() - reserves memory are for crash kernel
952 * This function reserves memory area given in "crashkernel=" kernel command
953 * line parameter. The memory reserved is used by a dump capture kernel when
954 * primary kernel is crashing.
956 static void __init reserve_crashkernel(void)
958 unsigned long long crash_size, crash_base;
959 unsigned long long total_mem;
962 total_mem = get_total_mem();
963 ret = parse_crashkernel(boot_command_line, total_mem,
964 &crash_size, &crash_base);
968 ret = memblock_reserve(crash_base, crash_size);
970 pr_warn("crashkernel reservation failed - memory is in use (0x%lx)\n",
971 (unsigned long)crash_base);
975 pr_info("Reserving %ldMB of memory at %ldMB for crashkernel (System RAM: %ldMB)\n",
976 (unsigned long)(crash_size >> 20),
977 (unsigned long)(crash_base >> 20),
978 (unsigned long)(total_mem >> 20));
980 crashk_res.start = crash_base;
981 crashk_res.end = crash_base + crash_size - 1;
982 insert_resource(&iomem_resource, &crashk_res);
985 static inline void reserve_crashkernel(void) {}
986 #endif /* CONFIG_KEXEC */
988 void __init hyp_mode_check(void)
990 #ifdef CONFIG_ARM_VIRT_EXT
993 if (is_hyp_mode_available()) {
994 pr_info("CPU: All CPU(s) started in HYP mode.\n");
995 pr_info("CPU: Virtualization extensions available.\n");
996 } else if (is_hyp_mode_mismatched()) {
997 pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
998 __boot_cpu_mode & MODE_MASK);
999 pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
1001 pr_info("CPU: All CPU(s) started in SVC mode.\n");
1005 void __init setup_arch(char **cmdline_p)
1007 const struct machine_desc *mdesc;
1010 mdesc = setup_machine_fdt(__atags_pointer);
1012 mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
1013 machine_desc = mdesc;
1014 machine_name = mdesc->name;
1015 dump_stack_set_arch_desc("%s", mdesc->name);
1017 if (mdesc->reboot_mode != REBOOT_HARD)
1018 reboot_mode = mdesc->reboot_mode;
1020 init_mm.start_code = (unsigned long) _text;
1021 init_mm.end_code = (unsigned long) _etext;
1022 init_mm.end_data = (unsigned long) _edata;
1023 init_mm.brk = (unsigned long) _end;
1025 /* populate cmd_line too for later use, preserving boot_command_line */
1026 strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
1027 *cmdline_p = cmd_line;
1029 early_fixmap_init();
1030 early_ioremap_init();
1032 parse_early_param();
1035 early_paging_init(mdesc);
1037 setup_dma_zone(mdesc);
1039 sanity_check_meminfo();
1040 arm_memblock_init(mdesc);
1042 early_ioremap_reset();
1045 request_standard_resources(mdesc);
1048 arm_pm_restart = mdesc->restart;
1050 unflatten_device_tree();
1052 arm_dt_init_cpu_maps();
1057 if (!mdesc->smp_init || !mdesc->smp_init()) {
1058 if (psci_smp_available())
1059 smp_set_ops(&psci_smp_ops);
1060 else if (mdesc->smp)
1061 smp_set_ops(mdesc->smp);
1064 smp_build_mpidr_hash();
1071 reserve_crashkernel();
1073 #ifdef CONFIG_MULTI_IRQ_HANDLER
1074 handle_arch_irq = mdesc->handle_irq;
1078 #if defined(CONFIG_VGA_CONSOLE)
1079 conswitchp = &vga_con;
1080 #elif defined(CONFIG_DUMMY_CONSOLE)
1081 conswitchp = &dummy_con;
1085 if (mdesc->init_early)
1086 mdesc->init_early();
1090 static int __init topology_init(void)
1094 for_each_possible_cpu(cpu) {
1095 struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
1096 cpuinfo->cpu.hotpluggable = platform_can_hotplug_cpu(cpu);
1097 register_cpu(&cpuinfo->cpu, cpu);
1102 subsys_initcall(topology_init);
1104 #ifdef CONFIG_HAVE_PROC_CPU
1105 static int __init proc_cpu_init(void)
1107 struct proc_dir_entry *res;
1109 res = proc_mkdir("cpu", NULL);
1114 fs_initcall(proc_cpu_init);
1117 static const char *hwcap_str[] = {
1143 static const char *hwcap2_str[] = {
1152 static int c_show(struct seq_file *m, void *v)
1157 for_each_online_cpu(i) {
1159 * glibc reads /proc/cpuinfo to determine the number of
1160 * online processors, looking for lines beginning with
1161 * "processor". Give glibc what it expects.
1163 seq_printf(m, "processor\t: %d\n", i);
1164 cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
1165 seq_printf(m, "model name\t: %s rev %d (%s)\n",
1166 cpu_name, cpuid & 15, elf_platform);
1168 #if defined(CONFIG_SMP)
1169 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1170 per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
1171 (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
1173 seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
1174 loops_per_jiffy / (500000/HZ),
1175 (loops_per_jiffy / (5000/HZ)) % 100);
1177 /* dump out the processor features */
1178 seq_puts(m, "Features\t: ");
1180 for (j = 0; hwcap_str[j]; j++)
1181 if (elf_hwcap & (1 << j))
1182 seq_printf(m, "%s ", hwcap_str[j]);
1184 for (j = 0; hwcap2_str[j]; j++)
1185 if (elf_hwcap2 & (1 << j))
1186 seq_printf(m, "%s ", hwcap2_str[j]);
1188 seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
1189 seq_printf(m, "CPU architecture: %s\n",
1190 proc_arch[cpu_architecture()]);
1192 if ((cpuid & 0x0008f000) == 0x00000000) {
1194 seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
1196 if ((cpuid & 0x0008f000) == 0x00007000) {
1198 seq_printf(m, "CPU variant\t: 0x%02x\n",
1199 (cpuid >> 16) & 127);
1202 seq_printf(m, "CPU variant\t: 0x%x\n",
1203 (cpuid >> 20) & 15);
1205 seq_printf(m, "CPU part\t: 0x%03x\n",
1206 (cpuid >> 4) & 0xfff);
1208 seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
1211 seq_printf(m, "Hardware\t: %s\n", machine_name);
1212 seq_printf(m, "Revision\t: %04x\n", system_rev);
1213 seq_printf(m, "Serial\t\t: %s\n", system_serial);
1218 static void *c_start(struct seq_file *m, loff_t *pos)
1220 return *pos < 1 ? (void *)1 : NULL;
1223 static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1229 static void c_stop(struct seq_file *m, void *v)
1233 const struct seq_operations cpuinfo_op = {