1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 // Copyright (C) 2016-2018 Zodiac Inflight Innovations
9 model = "ZII VF610 SCU4 AIB";
10 compatible = "zii,vf610scu4-aib", "zii,vf610dev", "fsl,vf610";
17 device_type = "memory";
18 reg = <0x80000000 0x20000000>;
22 compatible = "gpio-leds";
23 pinctrl-0 = <&pinctrl_leds_debug>;
24 pinctrl-names = "default";
27 label = "zii:green:debug1";
28 gpios = <&gpio3 0 GPIO_ACTIVE_HIGH>;
29 linux,default-trigger = "heartbeat";
34 compatible = "mdio-mux-gpio";
35 pinctrl-0 = <&pinctrl_mdio_mux>;
36 pinctrl-names = "default";
37 gpios = <&gpio4 4 GPIO_ACTIVE_HIGH
38 &gpio4 5 GPIO_ACTIVE_HIGH
39 &gpio3 30 GPIO_ACTIVE_HIGH
40 &gpio3 31 GPIO_ACTIVE_HIGH>;
41 mdio-parent-bus = <&mdio1>;
51 compatible = "marvell,mv88e6190";
54 eeprom-length = <65536>;
83 label = "eth_cu_1000_5";
88 label = "eth_cu_1000_6";
93 label = "eth_cu_1000_4";
98 label = "eth_cu_1000_7";
111 switch0port10: port@10 {
115 link = <&switch1port10
125 #address-cells = <1>;
129 compatible = "marvell,mv88e6190";
132 eeprom-length = <65536>;
135 #address-cells = <1>;
140 label = "eth_cu_1000_3";
145 label = "eth_cu_100_2";
150 label = "eth_cu_100_3";
153 switch1port9: port@9 {
157 link = <&switch3port10
161 switch1port10: port@10 {
165 link = <&switch0port10>;
173 #address-cells = <1>;
177 compatible = "marvell,mv88e6190";
180 eeprom-length = <65536>;
183 #address-cells = <1>;
188 label = "internal_j9";
193 label = "eth_fc_1000_2";
195 managed = "in-band-status";
201 label = "eth_fc_1000_3";
203 managed = "in-band-status";
209 label = "eth_fc_1000_4";
211 managed = "in-band-status";
217 label = "eth_fc_1000_5";
219 managed = "in-band-status";
225 label = "eth_fc_1000_6";
227 managed = "in-band-status";
233 label = "eth_fc_1000_7";
235 managed = "in-band-status";
241 label = "eth_fc_1000_1";
243 managed = "in-band-status";
247 switch2port10: port@10 {
250 phy-mode = "2500base-x";
251 link = <&switch3port9
261 #address-cells = <1>;
265 compatible = "marvell,mv88e6190";
268 eeprom-length = <65536>;
271 #address-cells = <1>;
276 label = "internal_j8";
281 label = "eth_fc_1000_8";
283 managed = "in-band-status";
289 label = "eth_fc_1000_9";
291 managed = "in-band-status";
297 label = "eth_fc_1000_10";
299 managed = "in-band-status";
303 switch3port9: port@9 {
306 phy-mode = "2500base-x";
307 link = <&switch2port10>;
310 switch3port10: port@10 {
314 link = <&switch1port9
323 compatible = "sff,sff";
324 i2c-bus = <&sff0_i2c>;
325 los-gpios = <&gpio9 0 GPIO_ACTIVE_HIGH>;
326 tx-disable-gpios = <&gpio7 0 GPIO_ACTIVE_HIGH>;
330 compatible = "sff,sff";
331 i2c-bus = <&sff1_i2c>;
332 los-gpios = <&gpio9 1 GPIO_ACTIVE_HIGH>;
333 tx-disable-gpios = <&gpio7 1 GPIO_ACTIVE_HIGH>;
337 compatible = "sff,sff";
338 i2c-bus = <&sff2_i2c>;
339 los-gpios = <&gpio9 2 GPIO_ACTIVE_HIGH>;
340 tx-disable-gpios = <&gpio7 2 GPIO_ACTIVE_HIGH>;
344 compatible = "sff,sff";
345 i2c-bus = <&sff3_i2c>;
346 los-gpios = <&gpio9 3 GPIO_ACTIVE_HIGH>;
347 tx-disable-gpios = <&gpio7 3 GPIO_ACTIVE_HIGH>;
351 compatible = "sff,sff";
352 i2c-bus = <&sff4_i2c>;
353 los-gpios = <&gpio9 4 GPIO_ACTIVE_HIGH>;
354 tx-disable-gpios = <&gpio7 4 GPIO_ACTIVE_HIGH>;
358 compatible = "sff,sff";
359 i2c-bus = <&sff5_i2c>;
360 los-gpios = <&gpio9 5 GPIO_ACTIVE_HIGH>;
361 tx-disable-gpios = <&gpio7 5 GPIO_ACTIVE_HIGH>;
365 compatible = "sff,sff";
366 i2c-bus = <&sff6_i2c>;
367 los-gpios = <&gpio9 6 GPIO_ACTIVE_HIGH>;
368 tx-disable-gpios = <&gpio7 6 GPIO_ACTIVE_HIGH>;
372 compatible = "sff,sff";
373 i2c-bus = <&sff7_i2c>;
374 los-gpios = <&gpio9 7 GPIO_ACTIVE_HIGH>;
375 tx-disable-gpios = <&gpio7 7 GPIO_ACTIVE_HIGH>;
379 compatible = "sff,sff";
380 i2c-bus = <&sff8_i2c>;
381 los-gpios = <&gpio9 8 GPIO_ACTIVE_HIGH>;
382 tx-disable-gpios = <&gpio7 8 GPIO_ACTIVE_HIGH>;
386 compatible = "sff,sff";
387 i2c-bus = <&sff9_i2c>;
388 los-gpios = <&gpio9 9 GPIO_ACTIVE_HIGH>;
389 tx-disable-gpios = <&gpio7 9 GPIO_ACTIVE_HIGH>;
392 reg_vcc_3v3_mcu: regulator-vcc-3v3-mcu {
393 compatible = "regulator-fixed";
394 regulator-name = "vcc_3v3_mcu";
395 regulator-min-microvolt = <3300000>;
396 regulator-max-microvolt = <3300000>;
401 pinctrl-0 = <&pinctrl_dspi0>;
402 pinctrl-names = "default";
407 compatible = "holt,hi8435";
409 gpios = <&gpio5 3 GPIO_ACTIVE_HIGH>;
410 spi-max-frequency = <1000000>;
416 pinctrl-names = "default";
417 pinctrl-0 = <&pinctrl_dspi1>;
421 #address-cells = <1>;
423 compatible = "jedec,spi-nor";
425 spi-max-frequency = <50000000>;
429 reg = <0x0 0x01000000>;
434 #address-cells = <1>;
436 compatible = "jedec,spi-nor";
438 spi-max-frequency = <50000000>;
442 reg = <0x0 0x01000000>;
448 vref-supply = <®_vcc_3v3_mcu>;
453 vref-supply = <®_vcc_3v3_mcu>;
466 pinctrl-names = "default";
467 pinctrl-0 = <&pinctrl_esdhc0>;
473 keep-power-in-suspend;
478 pinctrl-names = "default";
479 pinctrl-0 = <&pinctrl_esdhc1>;
487 pinctrl-names = "default";
488 pinctrl-0 = <&pinctrl_fec1>;
497 #address-cells = <1>;
503 clock-frequency = <100000>;
504 pinctrl-names = "default";
505 pinctrl-0 = <&pinctrl_i2c0>;
508 gpio5: io-expander@20 {
509 compatible = "nxp,pca9554";
515 gpio6: io-expander@22 {
516 compatible = "nxp,pca9554";
523 compatible = "national,lm75";
528 compatible = "atmel,24c04";
533 compatible = "atmel,24c04";
538 compatible = "dallas,ds1682";
544 clock-frequency = <100000>;
545 pinctrl-names = "default";
546 pinctrl-0 = <&pinctrl_i2c1>;
550 compatible = "adi,adt7411";
556 clock-frequency = <100000>;
557 pinctrl-names = "default";
558 pinctrl-0 = <&pinctrl_i2c2>;
562 compatible = "semtech,sx1503q";
563 pinctrl-names = "default";
564 pinctrl-0 = <&pinctrl_sx1503_20>;
568 interrupt-parent = <&gpio1>;
569 interrupts = <31 IRQ_TYPE_EDGE_FALLING>;
573 compatible = "national,lm75";
578 compatible = "national,lm75";
582 gpio7: io-expander@23 {
583 compatible = "nxp,pca9555";
590 compatible = "adi,adt7411";
595 compatible = "atmel,24c08";
600 compatible = "nxp,pca9548";
601 pinctrl-names = "default";
602 #address-cells = <1>;
605 i2c-mux-idle-disconnect;
608 #address-cells = <1>;
614 #address-cells = <1>;
620 #address-cells = <1>;
626 #address-cells = <1>;
632 #address-cells = <1>;
639 compatible = "nxp,pca9548";
640 pinctrl-names = "default";
642 #address-cells = <1>;
644 i2c-mux-idle-disconnect;
647 #address-cells = <1>;
653 #address-cells = <1>;
659 #address-cells = <1>;
665 #address-cells = <1>;
671 #address-cells = <1>;
683 pinctrl-names = "default";
684 pinctrl-0 = <&pinctrl_uart0>;
689 linux,rs485-enabled-at-boot-time;
690 pinctrl-names = "default";
691 pinctrl-0 = <&pinctrl_uart1>;
692 rs485-rts-delay = <0 200>;
697 linux,rs485-enabled-at-boot-time;
698 pinctrl-names = "default";
699 pinctrl-0 = <&pinctrl_uart2>;
700 rs485-rts-delay = <0 200>;
705 pinctrl_dspi0: dspi0grp {
707 VF610_PAD_PTB19__DSPI0_CS0 0x1182
708 VF610_PAD_PTB18__DSPI0_CS1 0x1182
709 VF610_PAD_PTB13__DSPI0_CS4 0x1182
710 VF610_PAD_PTB12__DSPI0_CS5 0x1182
711 VF610_PAD_PTB20__DSPI0_SIN 0x1181
712 VF610_PAD_PTB21__DSPI0_SOUT 0x1182
713 VF610_PAD_PTB22__DSPI0_SCK 0x1182
717 pinctrl_dspi1: dspi1grp {
719 VF610_PAD_PTD5__DSPI1_CS0 0x1182
720 VF610_PAD_PTD4__DSPI1_CS1 0x1182
721 VF610_PAD_PTC6__DSPI1_SIN 0x1181
722 VF610_PAD_PTC7__DSPI1_SOUT 0x1182
723 VF610_PAD_PTC8__DSPI1_SCK 0x1182
727 pinctrl_dspi2: dspi2gpio {
729 VF610_PAD_PTD30__GPIO_64 0x33e2
730 VF610_PAD_PTD29__GPIO_65 0x33e1
731 VF610_PAD_PTD28__GPIO_66 0x33e2
732 VF610_PAD_PTD27__GPIO_67 0x33e2
733 VF610_PAD_PTD26__GPIO_68 0x31c2
737 pinctrl_esdhc0: esdhc0grp {
739 VF610_PAD_PTC0__ESDHC0_CLK 0x31ef
740 VF610_PAD_PTC1__ESDHC0_CMD 0x31ef
741 VF610_PAD_PTC2__ESDHC0_DAT0 0x31ef
742 VF610_PAD_PTC3__ESDHC0_DAT1 0x31ef
743 VF610_PAD_PTC4__ESDHC0_DAT2 0x31ef
744 VF610_PAD_PTC5__ESDHC0_DAT3 0x31ef
745 VF610_PAD_PTD23__ESDHC0_DAT4 0x31ef
746 VF610_PAD_PTD22__ESDHC0_DAT5 0x31ef
747 VF610_PAD_PTD21__ESDHC0_DAT6 0x31ef
748 VF610_PAD_PTD20__ESDHC0_DAT7 0x31ef
752 pinctrl_esdhc1: esdhc1grp {
754 VF610_PAD_PTA24__ESDHC1_CLK 0x31ef
755 VF610_PAD_PTA25__ESDHC1_CMD 0x31ef
756 VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef
757 VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef
758 VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef
759 VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef
763 pinctrl_fec1: fec1grp {
765 VF610_PAD_PTA6__RMII_CLKIN 0x30d1
766 VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2
767 VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3
768 VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1
769 VF610_PAD_PTC12__ENET_RMII1_RXD1 0x30d1
770 VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1
771 VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1
772 VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2
773 VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2
774 VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2
778 pinctrl_i2c0: i2c0grp {
780 VF610_PAD_PTB14__I2C0_SCL 0x37ff
781 VF610_PAD_PTB15__I2C0_SDA 0x37ff
785 pinctrl_i2c1: i2c1grp {
787 VF610_PAD_PTB16__I2C1_SCL 0x37ff
788 VF610_PAD_PTB17__I2C1_SDA 0x37ff
792 pinctrl_i2c2: i2c2grp {
794 VF610_PAD_PTA22__I2C2_SCL 0x37ff
795 VF610_PAD_PTA23__I2C2_SDA 0x37ff
799 pinctrl_leds_debug: pinctrl-leds-debug {
801 VF610_PAD_PTB26__GPIO_96 0x31c2
805 pinctrl_mdio_mux: pinctrl-mdio-mux {
807 VF610_PAD_PTE27__GPIO_132 0x31c2
808 VF610_PAD_PTE28__GPIO_133 0x31c2
809 VF610_PAD_PTE21__GPIO_126 0x31c2
810 VF610_PAD_PTE22__GPIO_127 0x31c2
814 pinctrl_qspi0: qspi0grp {
816 VF610_PAD_PTD7__QSPI0_B_QSCK 0x31c3
817 VF610_PAD_PTD8__QSPI0_B_CS0 0x31ff
818 VF610_PAD_PTD9__QSPI0_B_DATA3 0x31c3
819 VF610_PAD_PTD10__QSPI0_B_DATA2 0x31c3
820 VF610_PAD_PTD11__QSPI0_B_DATA1 0x31c3
821 VF610_PAD_PTD12__QSPI0_B_DATA0 0x31c3
825 pinctrl_sx1503_20: pinctrl-sx1503-20 {
827 VF610_PAD_PTD31__GPIO_63 0x219d
831 pinctrl_uart0: uart0grp {
833 VF610_PAD_PTB10__UART0_TX 0x21a2
834 VF610_PAD_PTB11__UART0_RX 0x21a1
838 pinctrl_uart1: uart1grp {
840 VF610_PAD_PTB23__UART1_TX 0x21a2
841 VF610_PAD_PTB24__UART1_RX 0x21a1
842 VF610_PAD_PTB25__UART1_RTS 0x21a2 /* Used as DE signal for the RS-485 transceiver */
846 pinctrl_uart2: uart2grp {
848 VF610_PAD_PTD0__UART2_TX 0x21a2
849 VF610_PAD_PTD1__UART2_RX 0x21a1
850 VF610_PAD_PTD2__UART2_RTS 0x21a2 /* Used as DE signal for the RS-485 transceiver */