2 * Copyright 2014 Toradex AG
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
9 * a) This file is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 * b) Permission is hereby granted, free of charge, to any person
21 * obtaining a copy of this software and associated documentation
22 * files (the "Software"), to deal in the Software without
23 * restriction, including without limitation the rights to use,
24 * copy, modify, merge, publish, distribute, sublicense, and/or
25 * sell copies of the Software, and to permit persons to whom the
26 * Software is furnished to do so, subject to the following
29 * The above copyright notice and this permission notice shall be
30 * included in all copies or substantial portions of the Software.
32 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
33 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39 * OTHER DEALINGS IN THE SOFTWARE.
49 compatible = "pwm-backlight";
50 pinctrl-names = "default";
51 pinctrl-0 = <&pinctrl_gpio_bl_on>;
52 pwms = <&pwm0 0 5000000 0>;
53 enable-gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>;
57 reg_module_3v3: regulator-module-3v3 {
58 compatible = "regulator-fixed";
59 regulator-name = "+V3.3";
60 regulator-min-microvolt = <3300000>;
61 regulator-max-microvolt = <3300000>;
64 reg_module_3v3_avdd: regulator-module-3v3-avdd {
65 compatible = "regulator-fixed";
66 regulator-name = "+V3.3_AVDD_AUDIO";
67 regulator-min-microvolt = <3300000>;
68 regulator-max-microvolt = <3300000>;
74 vref-supply = <®_module_3v3_avdd>;
79 vref-supply = <®_module_3v3_avdd>;
83 pinctrl-names = "default";
84 pinctrl-0 = <&pinctrl_flexcan0>;
89 pinctrl-names = "default";
90 pinctrl-0 = <&pinctrl_flexcan1>;
95 assigned-clocks = <&clks VF610_CLK_ENET_SEL>,
96 <&clks VF610_CLK_ENET_TS_SEL>;
97 assigned-clock-parents = <&clks VF610_CLK_ENET_50M>,
98 <&clks VF610_CLK_ENET_50M>;
103 pinctrl-names = "default";
104 pinctrl-0 = <&pinctrl_dspi1>;
116 pinctrl-names = "default";
117 pinctrl-0 = <&pinctrl_esdhc1>;
119 cd-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>;
125 phy-supply = <®_module_3v3>;
126 pinctrl-names = "default";
127 pinctrl-0 = <&pinctrl_fec1>;
131 clock-frequency = <400000>;
132 pinctrl-names = "default", "gpio";
133 pinctrl-0 = <&pinctrl_i2c0>;
134 pinctrl-1 = <&pinctrl_i2c0_gpio>;
135 scl-gpios = <&gpio1 4 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
136 sda-gpios = <&gpio1 5 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
140 pinctrl-names = "default";
141 pinctrl-0 = <&pinctrl_nfc>;
145 compatible = "fsl,vf610-nfc-nandcs";
147 #address-cells = <1>;
149 nand-bus-width = <8>;
150 nand-ecc-mode = "hw";
151 nand-ecc-strength = <32>;
152 nand-ecc-step-size = <2048>;
158 pinctrl-names = "default";
159 pinctrl-0 = <&pinctrl_pwm0>;
163 pinctrl-names = "default";
164 pinctrl-0 = <&pinctrl_pwm1>;
168 pinctrl-names = "default";
169 pinctrl-0 = <&pinctrl_uart0>;
173 pinctrl-names = "default";
174 pinctrl-0 = <&pinctrl_uart1>;
178 pinctrl-names = "default";
179 pinctrl-0 = <&pinctrl_uart2>;
183 disable-over-current;
188 disable-over-current;
210 pinctrl_flexcan0: can0grp {
212 VF610_PAD_PTB14__CAN0_RX 0x31F1
213 VF610_PAD_PTB15__CAN0_TX 0x31F2
217 pinctrl_flexcan1: can1grp {
219 VF610_PAD_PTB16__CAN1_RX 0x31F1
220 VF610_PAD_PTB17__CAN1_TX 0x31F2
224 pinctrl_gpio_ext: gpio_ext {
226 VF610_PAD_PTD10__GPIO_89 0x22ed /* EXT_IO_0 */
227 VF610_PAD_PTD9__GPIO_88 0x22ed /* EXT_IO_1 */
228 VF610_PAD_PTD26__GPIO_68 0x22ed /* EXT_IO_2 */
232 pinctrl_dcu0_1: dcu0grp_1 {
234 VF610_PAD_PTE0__DCU0_HSYNC 0x1902
235 VF610_PAD_PTE1__DCU0_VSYNC 0x1902
236 VF610_PAD_PTE2__DCU0_PCLK 0x1902
237 VF610_PAD_PTE4__DCU0_DE 0x1902
238 VF610_PAD_PTE5__DCU0_R0 0x1902
239 VF610_PAD_PTE6__DCU0_R1 0x1902
240 VF610_PAD_PTE7__DCU0_R2 0x1902
241 VF610_PAD_PTE8__DCU0_R3 0x1902
242 VF610_PAD_PTE9__DCU0_R4 0x1902
243 VF610_PAD_PTE10__DCU0_R5 0x1902
244 VF610_PAD_PTE11__DCU0_R6 0x1902
245 VF610_PAD_PTE12__DCU0_R7 0x1902
246 VF610_PAD_PTE13__DCU0_G0 0x1902
247 VF610_PAD_PTE14__DCU0_G1 0x1902
248 VF610_PAD_PTE15__DCU0_G2 0x1902
249 VF610_PAD_PTE16__DCU0_G3 0x1902
250 VF610_PAD_PTE17__DCU0_G4 0x1902
251 VF610_PAD_PTE18__DCU0_G5 0x1902
252 VF610_PAD_PTE19__DCU0_G6 0x1902
253 VF610_PAD_PTE20__DCU0_G7 0x1902
254 VF610_PAD_PTE21__DCU0_B0 0x1902
255 VF610_PAD_PTE22__DCU0_B1 0x1902
256 VF610_PAD_PTE23__DCU0_B2 0x1902
257 VF610_PAD_PTE24__DCU0_B3 0x1902
258 VF610_PAD_PTE25__DCU0_B4 0x1902
259 VF610_PAD_PTE26__DCU0_B5 0x1902
260 VF610_PAD_PTE27__DCU0_B6 0x1902
261 VF610_PAD_PTE28__DCU0_B7 0x1902
265 pinctrl_dspi1: dspi1grp {
267 VF610_PAD_PTD5__DSPI1_CS0 0x33e2
268 VF610_PAD_PTD6__DSPI1_SIN 0x33e1
269 VF610_PAD_PTD7__DSPI1_SOUT 0x33e2
270 VF610_PAD_PTD8__DSPI1_SCK 0x33e2
274 pinctrl_esdhc1: esdhc1grp {
276 VF610_PAD_PTA24__ESDHC1_CLK 0x31ef
277 VF610_PAD_PTA25__ESDHC1_CMD 0x31ef
278 VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef
279 VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef
280 VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef
281 VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef
282 VF610_PAD_PTB20__GPIO_42 0x219d
286 pinctrl_fec1: fec1grp {
288 VF610_PAD_PTA6__RMII_CLKOUT 0x30d2
289 VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2
290 VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3
291 VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1
292 VF610_PAD_PTC12__ENET_RMII1_RXD1 0x30d1
293 VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1
294 VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1
295 VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2
296 VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2
297 VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2
301 pinctrl_gpio_bl_on: gpio_bl_on {
303 VF610_PAD_PTC0__GPIO_45 0x22ef
307 pinctrl_i2c0: i2c0grp {
309 VF610_PAD_PTB14__I2C0_SCL 0x37ff
310 VF610_PAD_PTB15__I2C0_SDA 0x37ff
314 pinctrl_i2c0_gpio: i2c0gpiogrp {
316 VF610_PAD_PTB14__GPIO_36 0x37ff
317 VF610_PAD_PTB15__GPIO_37 0x37ff
321 pinctrl_nfc: nfcgrp {
323 VF610_PAD_PTD23__NF_IO7 0x28df
324 VF610_PAD_PTD22__NF_IO6 0x28df
325 VF610_PAD_PTD21__NF_IO5 0x28df
326 VF610_PAD_PTD20__NF_IO4 0x28df
327 VF610_PAD_PTD19__NF_IO3 0x28df
328 VF610_PAD_PTD18__NF_IO2 0x28df
329 VF610_PAD_PTD17__NF_IO1 0x28df
330 VF610_PAD_PTD16__NF_IO0 0x28df
331 VF610_PAD_PTB24__NF_WE_B 0x28c2
332 VF610_PAD_PTB25__NF_CE0_B 0x28c2
333 VF610_PAD_PTB27__NF_RE_B 0x28c2
334 VF610_PAD_PTC26__NF_RB_B 0x283d
335 VF610_PAD_PTC27__NF_ALE 0x28c2
336 VF610_PAD_PTC28__NF_CLE 0x28c2
340 pinctrl_pwm0: pwm0grp {
342 VF610_PAD_PTB0__FTM0_CH0 0x1182
343 VF610_PAD_PTB1__FTM0_CH1 0x1182
347 pinctrl_pwm1: pwm1grp {
349 VF610_PAD_PTB8__FTM1_CH0 0x1182
350 VF610_PAD_PTB9__FTM1_CH1 0x1182
354 pinctrl_uart0: uart0grp {
356 VF610_PAD_PTB10__UART0_TX 0x21a2
357 VF610_PAD_PTB11__UART0_RX 0x21a1
358 VF610_PAD_PTB12__UART0_RTS 0x21a2
359 VF610_PAD_PTB13__UART0_CTS 0x21a1
363 pinctrl_uart1: uart1grp {
365 VF610_PAD_PTB4__UART1_TX 0x21a2
366 VF610_PAD_PTB5__UART1_RX 0x21a1
370 pinctrl_uart2: uart2grp {
372 VF610_PAD_PTD0__UART2_TX 0x21a2
373 VF610_PAD_PTD1__UART2_RX 0x21a1
374 VF610_PAD_PTD2__UART2_RTS 0x21a2
375 VF610_PAD_PTD3__UART2_CTS 0x21a1
379 pinctrl_usbh1_reg: gpio_usb_vbus {
381 VF610_PAD_PTD4__GPIO_83 0x22ed