Merge branch 'for-5.4/hidraw-hiddev-epoll' into for-linus
[linux-2.6-microblaze.git] / arch / arm / boot / dts / sun6i-a31.dtsi
1 /*
2  * Copyright 2013 Maxime Ripard
3  *
4  * Maxime Ripard <maxime.ripard@free-electrons.com>
5  *
6  * This file is dual-licensed: you can use it either under the terms
7  * of the GPL or the X11 license, at your option. Note that this dual
8  * licensing only applies to this file, and not this project as a
9  * whole.
10  *
11  *  a) This file is free software; you can redistribute it and/or
12  *     modify it under the terms of the GNU General Public License as
13  *     published by the Free Software Foundation; either version 2 of the
14  *     License, or (at your option) any later version.
15  *
16  *     This file is distributed in the hope that it will be useful,
17  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
18  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19  *     GNU General Public License for more details.
20  *
21  * Or, alternatively,
22  *
23  *  b) Permission is hereby granted, free of charge, to any person
24  *     obtaining a copy of this software and associated documentation
25  *     files (the "Software"), to deal in the Software without
26  *     restriction, including without limitation the rights to use,
27  *     copy, modify, merge, publish, distribute, sublicense, and/or
28  *     sell copies of the Software, and to permit persons to whom the
29  *     Software is furnished to do so, subject to the following
30  *     conditions:
31  *
32  *     The above copyright notice and this permission notice shall be
33  *     included in all copies or substantial portions of the Software.
34  *
35  *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42  *     OTHER DEALINGS IN THE SOFTWARE.
43  */
44
45 #include <dt-bindings/interrupt-controller/arm-gic.h>
46 #include <dt-bindings/thermal/thermal.h>
47
48 #include <dt-bindings/clock/sun6i-a31-ccu.h>
49 #include <dt-bindings/reset/sun6i-a31-ccu.h>
50
51 / {
52         interrupt-parent = <&gic>;
53         #address-cells = <1>;
54         #size-cells = <1>;
55
56         aliases {
57                 ethernet0 = &gmac;
58         };
59
60         chosen {
61                 #address-cells = <1>;
62                 #size-cells = <1>;
63                 ranges;
64
65                 simplefb_hdmi: framebuffer-lcd0-hdmi {
66                         compatible = "allwinner,simple-framebuffer",
67                                      "simple-framebuffer";
68                         allwinner,pipeline = "de_be0-lcd0-hdmi";
69                         clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
70                                  <&ccu CLK_AHB1_HDMI>, <&ccu CLK_DRAM_BE0>,
71                                  <&ccu CLK_IEP_DRC0>, <&ccu CLK_BE0>,
72                                  <&ccu CLK_LCD0_CH1>, <&ccu CLK_HDMI>;
73                         status = "disabled";
74                 };
75
76                 simplefb_lcd: framebuffer-lcd0 {
77                         compatible = "allwinner,simple-framebuffer",
78                                      "simple-framebuffer";
79                         allwinner,pipeline = "de_be0-lcd0";
80                         clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_AHB1_LCD0>,
81                                  <&ccu CLK_DRAM_BE0>, <&ccu CLK_IEP_DRC0>,
82                                  <&ccu CLK_BE0>, <&ccu CLK_LCD0_CH0>;
83                         status = "disabled";
84                 };
85         };
86
87         timer {
88                 compatible = "arm,armv7-timer";
89                 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
90                              <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
91                              <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
92                              <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
93                 clock-frequency = <24000000>;
94                 arm,cpu-registers-not-fw-configured;
95         };
96
97         cpus {
98                 enable-method = "allwinner,sun6i-a31";
99                 #address-cells = <1>;
100                 #size-cells = <0>;
101
102                 cpu0: cpu@0 {
103                         compatible = "arm,cortex-a7";
104                         device_type = "cpu";
105                         reg = <0>;
106                         clocks = <&ccu CLK_CPU>;
107                         clock-latency = <244144>; /* 8 32k periods */
108                         operating-points = <
109                                 /* kHz    uV */
110                                 1008000 1200000
111                                 864000  1200000
112                                 720000  1100000
113                                 480000  1000000
114                                 >;
115                         #cooling-cells = <2>;
116                 };
117
118                 cpu1: cpu@1 {
119                         compatible = "arm,cortex-a7";
120                         device_type = "cpu";
121                         reg = <1>;
122                         clocks = <&ccu CLK_CPU>;
123                         clock-latency = <244144>; /* 8 32k periods */
124                         operating-points = <
125                                 /* kHz    uV */
126                                 1008000 1200000
127                                 864000  1200000
128                                 720000  1100000
129                                 480000  1000000
130                                 >;
131                         #cooling-cells = <2>;
132                 };
133
134                 cpu2: cpu@2 {
135                         compatible = "arm,cortex-a7";
136                         device_type = "cpu";
137                         reg = <2>;
138                         clocks = <&ccu CLK_CPU>;
139                         clock-latency = <244144>; /* 8 32k periods */
140                         operating-points = <
141                                 /* kHz    uV */
142                                 1008000 1200000
143                                 864000  1200000
144                                 720000  1100000
145                                 480000  1000000
146                                 >;
147                         #cooling-cells = <2>;
148                 };
149
150                 cpu3: cpu@3 {
151                         compatible = "arm,cortex-a7";
152                         device_type = "cpu";
153                         reg = <3>;
154                         clocks = <&ccu CLK_CPU>;
155                         clock-latency = <244144>; /* 8 32k periods */
156                         operating-points = <
157                                 /* kHz    uV */
158                                 1008000 1200000
159                                 864000  1200000
160                                 720000  1100000
161                                 480000  1000000
162                                 >;
163                         #cooling-cells = <2>;
164                 };
165         };
166
167         thermal-zones {
168                 cpu_thermal {
169                         /* milliseconds */
170                         polling-delay-passive = <250>;
171                         polling-delay = <1000>;
172                         thermal-sensors = <&rtp>;
173
174                         cooling-maps {
175                                 map0 {
176                                         trip = <&cpu_alert0>;
177                                         cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
178                                                          <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
179                                                          <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>,
180                                                          <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
181                                 };
182                         };
183
184                         trips {
185                                 cpu_alert0: cpu_alert0 {
186                                         /* milliCelsius */
187                                         temperature = <70000>;
188                                         hysteresis = <2000>;
189                                         type = "passive";
190                                 };
191
192                                 cpu_crit: cpu_crit {
193                                         /* milliCelsius */
194                                         temperature = <100000>;
195                                         hysteresis = <2000>;
196                                         type = "critical";
197                                 };
198                         };
199                 };
200         };
201
202         pmu {
203                 compatible = "arm,cortex-a7-pmu";
204                 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
205                              <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
206                              <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
207                              <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>;
208         };
209
210         clocks {
211                 #address-cells = <1>;
212                 #size-cells = <1>;
213                 ranges;
214
215                 osc24M: clk-24M {
216                         #clock-cells = <0>;
217                         compatible = "fixed-clock";
218                         clock-frequency = <24000000>;
219                         clock-accuracy = <50000>;
220                         clock-output-names = "osc24M";
221                 };
222
223                 osc32k: clk-32k {
224                         #clock-cells = <0>;
225                         compatible = "fixed-clock";
226                         clock-frequency = <32768>;
227                         clock-accuracy = <50000>;
228                         clock-output-names = "ext_osc32k";
229                 };
230
231                 /*
232                  * The following two are dummy clocks, placeholders
233                  * used in the gmac_tx clock. The gmac driver will
234                  * choose one parent depending on the PHY interface
235                  * mode, using clk_set_rate auto-reparenting.
236                  *
237                  * The actual TX clock rate is not controlled by the
238                  * gmac_tx clock.
239                  */
240                 mii_phy_tx_clk: clk-mii-phy-tx {
241                         #clock-cells = <0>;
242                         compatible = "fixed-clock";
243                         clock-frequency = <25000000>;
244                         clock-output-names = "mii_phy_tx";
245                 };
246
247                 gmac_int_tx_clk: clk-gmac-int-tx {
248                         #clock-cells = <0>;
249                         compatible = "fixed-clock";
250                         clock-frequency = <125000000>;
251                         clock-output-names = "gmac_int_tx";
252                 };
253
254                 gmac_tx_clk: clk@1c200d0 {
255                         #clock-cells = <0>;
256                         compatible = "allwinner,sun7i-a20-gmac-clk";
257                         reg = <0x01c200d0 0x4>;
258                         clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
259                         clock-output-names = "gmac_tx";
260                 };
261         };
262
263         de: display-engine {
264                 compatible = "allwinner,sun6i-a31-display-engine";
265                 allwinner,pipelines = <&fe0>, <&fe1>;
266                 status = "disabled";
267         };
268
269         soc {
270                 compatible = "simple-bus";
271                 #address-cells = <1>;
272                 #size-cells = <1>;
273                 ranges;
274
275                 dma: dma-controller@1c02000 {
276                         compatible = "allwinner,sun6i-a31-dma";
277                         reg = <0x01c02000 0x1000>;
278                         interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
279                         clocks = <&ccu CLK_AHB1_DMA>;
280                         resets = <&ccu RST_AHB1_DMA>;
281                         #dma-cells = <1>;
282                 };
283
284                 tcon0: lcd-controller@1c0c000 {
285                         compatible = "allwinner,sun6i-a31-tcon";
286                         reg = <0x01c0c000 0x1000>;
287                         interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
288                         resets = <&ccu RST_AHB1_LCD0>;
289                         reset-names = "lcd";
290                         clocks = <&ccu CLK_AHB1_LCD0>,
291                                  <&ccu CLK_LCD0_CH0>,
292                                  <&ccu CLK_LCD0_CH1>;
293                         clock-names = "ahb",
294                                       "tcon-ch0",
295                                       "tcon-ch1";
296                         clock-output-names = "tcon0-pixel-clock";
297                         #clock-cells = <0>;
298
299                         ports {
300                                 #address-cells = <1>;
301                                 #size-cells = <0>;
302
303                                 tcon0_in: port@0 {
304                                         #address-cells = <1>;
305                                         #size-cells = <0>;
306                                         reg = <0>;
307
308                                         tcon0_in_drc0: endpoint@0 {
309                                                 reg = <0>;
310                                                 remote-endpoint = <&drc0_out_tcon0>;
311                                         };
312
313                                         tcon0_in_drc1: endpoint@1 {
314                                                 reg = <1>;
315                                                 remote-endpoint = <&drc1_out_tcon0>;
316                                         };
317                                 };
318
319                                 tcon0_out: port@1 {
320                                         #address-cells = <1>;
321                                         #size-cells = <0>;
322                                         reg = <1>;
323
324                                         tcon0_out_hdmi: endpoint@1 {
325                                                 reg = <1>;
326                                                 remote-endpoint = <&hdmi_in_tcon0>;
327                                                 allwinner,tcon-channel = <1>;
328                                         };
329                                 };
330                         };
331                 };
332
333                 tcon1: lcd-controller@1c0d000 {
334                         compatible = "allwinner,sun6i-a31-tcon";
335                         reg = <0x01c0d000 0x1000>;
336                         interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
337                         resets = <&ccu RST_AHB1_LCD1>;
338                         reset-names = "lcd";
339                         clocks = <&ccu CLK_AHB1_LCD1>,
340                                  <&ccu CLK_LCD1_CH0>,
341                                  <&ccu CLK_LCD1_CH1>;
342                         clock-names = "ahb",
343                                       "tcon-ch0",
344                                       "tcon-ch1";
345                         clock-output-names = "tcon1-pixel-clock";
346                         #clock-cells = <0>;
347
348                         ports {
349                                 #address-cells = <1>;
350                                 #size-cells = <0>;
351
352                                 tcon1_in: port@0 {
353                                         #address-cells = <1>;
354                                         #size-cells = <0>;
355                                         reg = <0>;
356
357                                         tcon1_in_drc0: endpoint@0 {
358                                                 reg = <0>;
359                                                 remote-endpoint = <&drc0_out_tcon1>;
360                                         };
361
362                                         tcon1_in_drc1: endpoint@1 {
363                                                 reg = <1>;
364                                                 remote-endpoint = <&drc1_out_tcon1>;
365                                         };
366                                 };
367
368                                 tcon1_out: port@1 {
369                                         #address-cells = <1>;
370                                         #size-cells = <0>;
371                                         reg = <1>;
372
373                                         tcon1_out_hdmi: endpoint@1 {
374                                                 reg = <1>;
375                                                 remote-endpoint = <&hdmi_in_tcon1>;
376                                                 allwinner,tcon-channel = <1>;
377                                         };
378                                 };
379                         };
380                 };
381
382                 mmc0: mmc@1c0f000 {
383                         compatible = "allwinner,sun7i-a20-mmc";
384                         reg = <0x01c0f000 0x1000>;
385                         clocks = <&ccu CLK_AHB1_MMC0>,
386                                  <&ccu CLK_MMC0>,
387                                  <&ccu CLK_MMC0_OUTPUT>,
388                                  <&ccu CLK_MMC0_SAMPLE>;
389                         clock-names = "ahb",
390                                       "mmc",
391                                       "output",
392                                       "sample";
393                         resets = <&ccu RST_AHB1_MMC0>;
394                         reset-names = "ahb";
395                         interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
396                         pinctrl-names = "default";
397                         pinctrl-0 = <&mmc0_pins>;
398                         status = "disabled";
399                         #address-cells = <1>;
400                         #size-cells = <0>;
401                 };
402
403                 mmc1: mmc@1c10000 {
404                         compatible = "allwinner,sun7i-a20-mmc";
405                         reg = <0x01c10000 0x1000>;
406                         clocks = <&ccu CLK_AHB1_MMC1>,
407                                  <&ccu CLK_MMC1>,
408                                  <&ccu CLK_MMC1_OUTPUT>,
409                                  <&ccu CLK_MMC1_SAMPLE>;
410                         clock-names = "ahb",
411                                       "mmc",
412                                       "output",
413                                       "sample";
414                         resets = <&ccu RST_AHB1_MMC1>;
415                         reset-names = "ahb";
416                         interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
417                         pinctrl-names = "default";
418                         pinctrl-0 = <&mmc1_pins>;
419                         status = "disabled";
420                         #address-cells = <1>;
421                         #size-cells = <0>;
422                 };
423
424                 mmc2: mmc@1c11000 {
425                         compatible = "allwinner,sun7i-a20-mmc";
426                         reg = <0x01c11000 0x1000>;
427                         clocks = <&ccu CLK_AHB1_MMC2>,
428                                  <&ccu CLK_MMC2>,
429                                  <&ccu CLK_MMC2_OUTPUT>,
430                                  <&ccu CLK_MMC2_SAMPLE>;
431                         clock-names = "ahb",
432                                       "mmc",
433                                       "output",
434                                       "sample";
435                         resets = <&ccu RST_AHB1_MMC2>;
436                         reset-names = "ahb";
437                         interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
438                         status = "disabled";
439                         #address-cells = <1>;
440                         #size-cells = <0>;
441                 };
442
443                 mmc3: mmc@1c12000 {
444                         compatible = "allwinner,sun7i-a20-mmc";
445                         reg = <0x01c12000 0x1000>;
446                         clocks = <&ccu CLK_AHB1_MMC3>,
447                                  <&ccu CLK_MMC3>,
448                                  <&ccu CLK_MMC3_OUTPUT>,
449                                  <&ccu CLK_MMC3_SAMPLE>;
450                         clock-names = "ahb",
451                                       "mmc",
452                                       "output",
453                                       "sample";
454                         resets = <&ccu RST_AHB1_MMC3>;
455                         reset-names = "ahb";
456                         interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
457                         status = "disabled";
458                         #address-cells = <1>;
459                         #size-cells = <0>;
460                 };
461
462                 hdmi: hdmi@1c16000 {
463                         compatible = "allwinner,sun6i-a31-hdmi";
464                         reg = <0x01c16000 0x1000>;
465                         interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
466                         clocks = <&ccu CLK_AHB1_HDMI>, <&ccu CLK_HDMI>,
467                                  <&ccu CLK_HDMI_DDC>,
468                                  <&ccu CLK_PLL_VIDEO0_2X>,
469                                  <&ccu CLK_PLL_VIDEO1_2X>;
470                         clock-names = "ahb", "mod", "ddc", "pll-0", "pll-1";
471                         resets = <&ccu RST_AHB1_HDMI>;
472                         reset-names = "ahb";
473                         dma-names = "ddc-tx", "ddc-rx", "audio-tx";
474                         dmas = <&dma 13>, <&dma 13>, <&dma 14>;
475                         status = "disabled";
476
477                         ports {
478                                 #address-cells = <1>;
479                                 #size-cells = <0>;
480
481                                 hdmi_in: port@0 {
482                                         #address-cells = <1>;
483                                         #size-cells = <0>;
484                                         reg = <0>;
485
486                                         hdmi_in_tcon0: endpoint@0 {
487                                                 reg = <0>;
488                                                 remote-endpoint = <&tcon0_out_hdmi>;
489                                         };
490
491                                         hdmi_in_tcon1: endpoint@1 {
492                                                 reg = <1>;
493                                                 remote-endpoint = <&tcon1_out_hdmi>;
494                                         };
495                                 };
496
497                                 hdmi_out: port@1 {
498                                         reg = <1>;
499                                 };
500                         };
501                 };
502
503                 usb_otg: usb@1c19000 {
504                         compatible = "allwinner,sun6i-a31-musb";
505                         reg = <0x01c19000 0x0400>;
506                         clocks = <&ccu CLK_AHB1_OTG>;
507                         resets = <&ccu RST_AHB1_OTG>;
508                         interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
509                         interrupt-names = "mc";
510                         phys = <&usbphy 0>;
511                         phy-names = "usb";
512                         extcon = <&usbphy 0>;
513                         dr_mode = "otg";
514                         status = "disabled";
515                 };
516
517                 usbphy: phy@1c19400 {
518                         compatible = "allwinner,sun6i-a31-usb-phy";
519                         reg = <0x01c19400 0x10>,
520                               <0x01c1a800 0x4>,
521                               <0x01c1b800 0x4>;
522                         reg-names = "phy_ctrl",
523                                     "pmu1",
524                                     "pmu2";
525                         clocks = <&ccu CLK_USB_PHY0>,
526                                  <&ccu CLK_USB_PHY1>,
527                                  <&ccu CLK_USB_PHY2>;
528                         clock-names = "usb0_phy",
529                                       "usb1_phy",
530                                       "usb2_phy";
531                         resets = <&ccu RST_USB_PHY0>,
532                                  <&ccu RST_USB_PHY1>,
533                                  <&ccu RST_USB_PHY2>;
534                         reset-names = "usb0_reset",
535                                       "usb1_reset",
536                                       "usb2_reset";
537                         status = "disabled";
538                         #phy-cells = <1>;
539                 };
540
541                 ehci0: usb@1c1a000 {
542                         compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
543                         reg = <0x01c1a000 0x100>;
544                         interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
545                         clocks = <&ccu CLK_AHB1_EHCI0>;
546                         resets = <&ccu RST_AHB1_EHCI0>;
547                         phys = <&usbphy 1>;
548                         status = "disabled";
549                 };
550
551                 ohci0: usb@1c1a400 {
552                         compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
553                         reg = <0x01c1a400 0x100>;
554                         interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
555                         clocks = <&ccu CLK_AHB1_OHCI0>, <&ccu CLK_USB_OHCI0>;
556                         resets = <&ccu RST_AHB1_OHCI0>;
557                         phys = <&usbphy 1>;
558                         status = "disabled";
559                 };
560
561                 ehci1: usb@1c1b000 {
562                         compatible = "allwinner,sun6i-a31-ehci", "generic-ehci";
563                         reg = <0x01c1b000 0x100>;
564                         interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
565                         clocks = <&ccu CLK_AHB1_EHCI1>;
566                         resets = <&ccu RST_AHB1_EHCI1>;
567                         phys = <&usbphy 2>;
568                         status = "disabled";
569                 };
570
571                 ohci1: usb@1c1b400 {
572                         compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
573                         reg = <0x01c1b400 0x100>;
574                         interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
575                         clocks = <&ccu CLK_AHB1_OHCI1>, <&ccu CLK_USB_OHCI1>;
576                         resets = <&ccu RST_AHB1_OHCI1>;
577                         phys = <&usbphy 2>;
578                         status = "disabled";
579                 };
580
581                 ohci2: usb@1c1c400 {
582                         compatible = "allwinner,sun6i-a31-ohci", "generic-ohci";
583                         reg = <0x01c1c400 0x100>;
584                         interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
585                         clocks = <&ccu CLK_AHB1_OHCI2>, <&ccu CLK_USB_OHCI2>;
586                         resets = <&ccu RST_AHB1_OHCI2>;
587                         status = "disabled";
588                 };
589
590                 ccu: clock@1c20000 {
591                         compatible = "allwinner,sun6i-a31-ccu";
592                         reg = <0x01c20000 0x400>;
593                         clocks = <&osc24M>, <&rtc 0>;
594                         clock-names = "hosc", "losc";
595                         #clock-cells = <1>;
596                         #reset-cells = <1>;
597                 };
598
599                 pio: pinctrl@1c20800 {
600                         compatible = "allwinner,sun6i-a31-pinctrl";
601                         reg = <0x01c20800 0x400>;
602                         interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
603                                      <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
604                                      <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
605                                      <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
606                         clocks = <&ccu CLK_APB1_PIO>, <&osc24M>, <&rtc 0>;
607                         clock-names = "apb", "hosc", "losc";
608                         gpio-controller;
609                         interrupt-controller;
610                         #interrupt-cells = <3>;
611                         #gpio-cells = <3>;
612
613                         gmac_gmii_pins: gmac-gmii-pins {
614                                 pins = "PA0", "PA1", "PA2", "PA3",
615                                                 "PA4", "PA5", "PA6", "PA7",
616                                                 "PA8", "PA9", "PA10", "PA11",
617                                                 "PA12", "PA13", "PA14", "PA15",
618                                                 "PA16", "PA17", "PA18", "PA19",
619                                                 "PA20", "PA21", "PA22", "PA23",
620                                                 "PA24", "PA25", "PA26", "PA27";
621                                 function = "gmac";
622                                 /*
623                                  * data lines in GMII mode run at 125MHz and
624                                  * might need a higher signal drive strength
625                                  */
626                                 drive-strength = <30>;
627                         };
628
629                         gmac_mii_pins: gmac-mii-pins {
630                                 pins = "PA0", "PA1", "PA2", "PA3",
631                                                 "PA8", "PA9", "PA11",
632                                                 "PA12", "PA13", "PA14", "PA19",
633                                                 "PA20", "PA21", "PA22", "PA23",
634                                                 "PA24", "PA26", "PA27";
635                                 function = "gmac";
636                         };
637
638                         gmac_rgmii_pins: gmac-rgmii-pins {
639                                 pins = "PA0", "PA1", "PA2", "PA3",
640                                                 "PA9", "PA10", "PA11",
641                                                 "PA12", "PA13", "PA14", "PA19",
642                                                 "PA20", "PA25", "PA26", "PA27";
643                                 function = "gmac";
644                                 /*
645                                  * data lines in RGMII mode use DDR mode
646                                  * and need a higher signal drive strength
647                                  */
648                                 drive-strength = <40>;
649                         };
650
651                         i2c0_pins: i2c0-pins {
652                                 pins = "PH14", "PH15";
653                                 function = "i2c0";
654                         };
655
656                         i2c1_pins: i2c1-pins {
657                                 pins = "PH16", "PH17";
658                                 function = "i2c1";
659                         };
660
661                         i2c2_pins: i2c2-pins {
662                                 pins = "PH18", "PH19";
663                                 function = "i2c2";
664                         };
665
666                         lcd0_rgb888_pins: lcd0-rgb888-pins {
667                                 pins = "PD0", "PD1", "PD2", "PD3",
668                                                  "PD4", "PD5", "PD6", "PD7",
669                                                  "PD8", "PD9", "PD10", "PD11",
670                                                  "PD12", "PD13", "PD14", "PD15",
671                                                  "PD16", "PD17", "PD18", "PD19",
672                                                  "PD20", "PD21", "PD22", "PD23",
673                                                  "PD24", "PD25", "PD26", "PD27";
674                                 function = "lcd0";
675                         };
676
677                         mmc0_pins: mmc0-pins {
678                                 pins = "PF0", "PF1", "PF2",
679                                                  "PF3", "PF4", "PF5";
680                                 function = "mmc0";
681                                 drive-strength = <30>;
682                                 bias-pull-up;
683                         };
684
685                         mmc1_pins: mmc1-pins {
686                                 pins = "PG0", "PG1", "PG2", "PG3",
687                                                  "PG4", "PG5";
688                                 function = "mmc1";
689                                 drive-strength = <30>;
690                                 bias-pull-up;
691                         };
692
693                         mmc2_4bit_pins: mmc2-4bit-pins {
694                                 pins = "PC6", "PC7", "PC8", "PC9",
695                                                  "PC10", "PC11";
696                                 function = "mmc2";
697                                 drive-strength = <30>;
698                                 bias-pull-up;
699                         };
700
701                         mmc2_8bit_emmc_pins: mmc2-8bit-emmc-pins {
702                                 pins = "PC6", "PC7", "PC8", "PC9",
703                                                  "PC10", "PC11", "PC12",
704                                                  "PC13", "PC14", "PC15",
705                                                  "PC24";
706                                 function = "mmc2";
707                                 drive-strength = <30>;
708                                 bias-pull-up;
709                         };
710
711                         mmc3_8bit_emmc_pins: mmc3-8bit-emmc-pins {
712                                 pins = "PC6", "PC7", "PC8", "PC9",
713                                                  "PC10", "PC11", "PC12",
714                                                  "PC13", "PC14", "PC15",
715                                                  "PC24";
716                                 function = "mmc3";
717                                 drive-strength = <40>;
718                                 bias-pull-up;
719                         };
720
721                         spdif_tx_pin: spdif-tx-pin {
722                                 pins = "PH28";
723                                 function = "spdif";
724                         };
725
726                         uart0_ph_pins: uart0-ph-pins {
727                                 pins = "PH20", "PH21";
728                                 function = "uart0";
729                         };
730                 };
731
732                 timer@1c20c00 {
733                         compatible = "allwinner,sun4i-a10-timer";
734                         reg = <0x01c20c00 0xa0>;
735                         interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
736                                      <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
737                                      <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
738                                      <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
739                                      <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
740                         clocks = <&osc24M>;
741                 };
742
743                 wdt1: watchdog@1c20ca0 {
744                         compatible = "allwinner,sun6i-a31-wdt";
745                         reg = <0x01c20ca0 0x20>;
746                 };
747
748                 spdif: spdif@1c21000 {
749                         #sound-dai-cells = <0>;
750                         compatible = "allwinner,sun6i-a31-spdif";
751                         reg = <0x01c21000 0x400>;
752                         interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
753                         clocks = <&ccu CLK_APB1_SPDIF>, <&ccu CLK_SPDIF>;
754                         resets = <&ccu RST_APB1_SPDIF>;
755                         clock-names = "apb", "spdif";
756                         dmas = <&dma 2>, <&dma 2>;
757                         dma-names = "rx", "tx";
758                         status = "disabled";
759                 };
760
761                 i2s0: i2s@1c22000 {
762                         #sound-dai-cells = <0>;
763                         compatible = "allwinner,sun6i-a31-i2s";
764                         reg = <0x01c22000 0x400>;
765                         interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
766                         clocks = <&ccu CLK_APB1_DAUDIO0>, <&ccu CLK_DAUDIO0>;
767                         resets = <&ccu RST_APB1_DAUDIO0>;
768                         clock-names = "apb", "mod";
769                         dmas = <&dma 3>, <&dma 3>;
770                         dma-names = "rx", "tx";
771                         status = "disabled";
772                 };
773
774                 i2s1: i2s@1c22400 {
775                         #sound-dai-cells = <0>;
776                         compatible = "allwinner,sun6i-a31-i2s";
777                         reg = <0x01c22400 0x400>;
778                         interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
779                         clocks = <&ccu CLK_APB1_DAUDIO1>, <&ccu CLK_DAUDIO1>;
780                         resets = <&ccu RST_APB1_DAUDIO1>;
781                         clock-names = "apb", "mod";
782                         dmas = <&dma 4>, <&dma 4>;
783                         dma-names = "rx", "tx";
784                         status = "disabled";
785                 };
786
787                 lradc: lradc@1c22800 {
788                         compatible = "allwinner,sun4i-a10-lradc-keys";
789                         reg = <0x01c22800 0x100>;
790                         interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
791                         status = "disabled";
792                 };
793
794                 rtp: rtp@1c25000 {
795                         compatible = "allwinner,sun6i-a31-ts";
796                         reg = <0x01c25000 0x100>;
797                         interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
798                         #thermal-sensor-cells = <0>;
799                 };
800
801                 uart0: serial@1c28000 {
802                         compatible = "snps,dw-apb-uart";
803                         reg = <0x01c28000 0x400>;
804                         interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
805                         reg-shift = <2>;
806                         reg-io-width = <4>;
807                         clocks = <&ccu CLK_APB2_UART0>;
808                         resets = <&ccu RST_APB2_UART0>;
809                         dmas = <&dma 6>, <&dma 6>;
810                         dma-names = "rx", "tx";
811                         status = "disabled";
812                 };
813
814                 uart1: serial@1c28400 {
815                         compatible = "snps,dw-apb-uart";
816                         reg = <0x01c28400 0x400>;
817                         interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
818                         reg-shift = <2>;
819                         reg-io-width = <4>;
820                         clocks = <&ccu CLK_APB2_UART1>;
821                         resets = <&ccu RST_APB2_UART1>;
822                         dmas = <&dma 7>, <&dma 7>;
823                         dma-names = "rx", "tx";
824                         status = "disabled";
825                 };
826
827                 uart2: serial@1c28800 {
828                         compatible = "snps,dw-apb-uart";
829                         reg = <0x01c28800 0x400>;
830                         interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
831                         reg-shift = <2>;
832                         reg-io-width = <4>;
833                         clocks = <&ccu CLK_APB2_UART2>;
834                         resets = <&ccu RST_APB2_UART2>;
835                         dmas = <&dma 8>, <&dma 8>;
836                         dma-names = "rx", "tx";
837                         status = "disabled";
838                 };
839
840                 uart3: serial@1c28c00 {
841                         compatible = "snps,dw-apb-uart";
842                         reg = <0x01c28c00 0x400>;
843                         interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
844                         reg-shift = <2>;
845                         reg-io-width = <4>;
846                         clocks = <&ccu CLK_APB2_UART3>;
847                         resets = <&ccu RST_APB2_UART3>;
848                         dmas = <&dma 9>, <&dma 9>;
849                         dma-names = "rx", "tx";
850                         status = "disabled";
851                 };
852
853                 uart4: serial@1c29000 {
854                         compatible = "snps,dw-apb-uart";
855                         reg = <0x01c29000 0x400>;
856                         interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
857                         reg-shift = <2>;
858                         reg-io-width = <4>;
859                         clocks = <&ccu CLK_APB2_UART4>;
860                         resets = <&ccu RST_APB2_UART4>;
861                         dmas = <&dma 10>, <&dma 10>;
862                         dma-names = "rx", "tx";
863                         status = "disabled";
864                 };
865
866                 uart5: serial@1c29400 {
867                         compatible = "snps,dw-apb-uart";
868                         reg = <0x01c29400 0x400>;
869                         interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
870                         reg-shift = <2>;
871                         reg-io-width = <4>;
872                         clocks = <&ccu CLK_APB2_UART5>;
873                         resets = <&ccu RST_APB2_UART5>;
874                         dmas = <&dma 22>, <&dma 22>;
875                         dma-names = "rx", "tx";
876                         status = "disabled";
877                 };
878
879                 i2c0: i2c@1c2ac00 {
880                         compatible = "allwinner,sun6i-a31-i2c";
881                         reg = <0x01c2ac00 0x400>;
882                         interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
883                         clocks = <&ccu CLK_APB2_I2C0>;
884                         resets = <&ccu RST_APB2_I2C0>;
885                         pinctrl-names = "default";
886                         pinctrl-0 = <&i2c0_pins>;
887                         status = "disabled";
888                         #address-cells = <1>;
889                         #size-cells = <0>;
890                 };
891
892                 i2c1: i2c@1c2b000 {
893                         compatible = "allwinner,sun6i-a31-i2c";
894                         reg = <0x01c2b000 0x400>;
895                         interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
896                         clocks = <&ccu CLK_APB2_I2C1>;
897                         resets = <&ccu RST_APB2_I2C1>;
898                         pinctrl-names = "default";
899                         pinctrl-0 = <&i2c1_pins>;
900                         status = "disabled";
901                         #address-cells = <1>;
902                         #size-cells = <0>;
903                 };
904
905                 i2c2: i2c@1c2b400 {
906                         compatible = "allwinner,sun6i-a31-i2c";
907                         reg = <0x01c2b400 0x400>;
908                         interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
909                         clocks = <&ccu CLK_APB2_I2C2>;
910                         resets = <&ccu RST_APB2_I2C2>;
911                         pinctrl-names = "default";
912                         pinctrl-0 = <&i2c2_pins>;
913                         status = "disabled";
914                         #address-cells = <1>;
915                         #size-cells = <0>;
916                 };
917
918                 i2c3: i2c@1c2b800 {
919                         compatible = "allwinner,sun6i-a31-i2c";
920                         reg = <0x01c2b800 0x400>;
921                         interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
922                         clocks = <&ccu CLK_APB2_I2C3>;
923                         resets = <&ccu RST_APB2_I2C3>;
924                         status = "disabled";
925                         #address-cells = <1>;
926                         #size-cells = <0>;
927                 };
928
929                 gmac: ethernet@1c30000 {
930                         compatible = "allwinner,sun7i-a20-gmac";
931                         reg = <0x01c30000 0x1054>;
932                         interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
933                         interrupt-names = "macirq";
934                         clocks = <&ccu CLK_AHB1_EMAC>, <&gmac_tx_clk>;
935                         clock-names = "stmmaceth", "allwinner_gmac_tx";
936                         resets = <&ccu RST_AHB1_EMAC>;
937                         reset-names = "stmmaceth";
938                         snps,pbl = <2>;
939                         snps,fixed-burst;
940                         snps,force_sf_dma_mode;
941                         status = "disabled";
942                         #address-cells = <1>;
943                         #size-cells = <0>;
944                 };
945
946                 crypto: crypto-engine@1c15000 {
947                         compatible = "allwinner,sun6i-a31-crypto",
948                                      "allwinner,sun4i-a10-crypto";
949                         reg = <0x01c15000 0x1000>;
950                         interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
951                         clocks = <&ccu CLK_AHB1_SS>, <&ccu CLK_SS>;
952                         clock-names = "ahb", "mod";
953                         resets = <&ccu RST_AHB1_SS>;
954                         reset-names = "ahb";
955                 };
956
957                 codec: codec@1c22c00 {
958                         #sound-dai-cells = <0>;
959                         compatible = "allwinner,sun6i-a31-codec";
960                         reg = <0x01c22c00 0x400>;
961                         interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
962                         clocks = <&ccu CLK_APB1_CODEC>, <&ccu CLK_CODEC>;
963                         clock-names = "apb", "codec";
964                         resets = <&ccu RST_APB1_CODEC>;
965                         dmas = <&dma 15>, <&dma 15>;
966                         dma-names = "rx", "tx";
967                         status = "disabled";
968                 };
969
970                 timer@1c60000 {
971                         compatible = "allwinner,sun6i-a31-hstimer",
972                                      "allwinner,sun7i-a20-hstimer";
973                         reg = <0x01c60000 0x1000>;
974                         interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
975                                      <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
976                                      <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
977                                      <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
978                         clocks = <&ccu CLK_AHB1_HSTIMER>;
979                         resets = <&ccu RST_AHB1_HSTIMER>;
980                 };
981
982                 spi0: spi@1c68000 {
983                         compatible = "allwinner,sun6i-a31-spi";
984                         reg = <0x01c68000 0x1000>;
985                         interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
986                         clocks = <&ccu CLK_AHB1_SPI0>, <&ccu CLK_SPI0>;
987                         clock-names = "ahb", "mod";
988                         dmas = <&dma 23>, <&dma 23>;
989                         dma-names = "rx", "tx";
990                         resets = <&ccu RST_AHB1_SPI0>;
991                         status = "disabled";
992                         #address-cells = <1>;
993                         #size-cells = <0>;
994                 };
995
996                 spi1: spi@1c69000 {
997                         compatible = "allwinner,sun6i-a31-spi";
998                         reg = <0x01c69000 0x1000>;
999                         interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
1000                         clocks = <&ccu CLK_AHB1_SPI1>, <&ccu CLK_SPI1>;
1001                         clock-names = "ahb", "mod";
1002                         dmas = <&dma 24>, <&dma 24>;
1003                         dma-names = "rx", "tx";
1004                         resets = <&ccu RST_AHB1_SPI1>;
1005                         status = "disabled";
1006                         #address-cells = <1>;
1007                         #size-cells = <0>;
1008                 };
1009
1010                 spi2: spi@1c6a000 {
1011                         compatible = "allwinner,sun6i-a31-spi";
1012                         reg = <0x01c6a000 0x1000>;
1013                         interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
1014                         clocks = <&ccu CLK_AHB1_SPI2>, <&ccu CLK_SPI2>;
1015                         clock-names = "ahb", "mod";
1016                         dmas = <&dma 25>, <&dma 25>;
1017                         dma-names = "rx", "tx";
1018                         resets = <&ccu RST_AHB1_SPI2>;
1019                         status = "disabled";
1020                         #address-cells = <1>;
1021                         #size-cells = <0>;
1022                 };
1023
1024                 spi3: spi@1c6b000 {
1025                         compatible = "allwinner,sun6i-a31-spi";
1026                         reg = <0x01c6b000 0x1000>;
1027                         interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
1028                         clocks = <&ccu CLK_AHB1_SPI3>, <&ccu CLK_SPI3>;
1029                         clock-names = "ahb", "mod";
1030                         dmas = <&dma 26>, <&dma 26>;
1031                         dma-names = "rx", "tx";
1032                         resets = <&ccu RST_AHB1_SPI3>;
1033                         status = "disabled";
1034                         #address-cells = <1>;
1035                         #size-cells = <0>;
1036                 };
1037
1038                 gic: interrupt-controller@1c81000 {
1039                         compatible = "arm,gic-400";
1040                         reg = <0x01c81000 0x1000>,
1041                               <0x01c82000 0x2000>,
1042                               <0x01c84000 0x2000>,
1043                               <0x01c86000 0x2000>;
1044                         interrupt-controller;
1045                         #interrupt-cells = <3>;
1046                         interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1047                 };
1048
1049                 fe0: display-frontend@1e00000 {
1050                         compatible = "allwinner,sun6i-a31-display-frontend";
1051                         reg = <0x01e00000 0x20000>;
1052                         interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
1053                         clocks = <&ccu CLK_AHB1_FE0>, <&ccu CLK_FE0>,
1054                                  <&ccu CLK_DRAM_FE0>;
1055                         clock-names = "ahb", "mod",
1056                                       "ram";
1057                         resets = <&ccu RST_AHB1_FE0>;
1058
1059                         ports {
1060                                 #address-cells = <1>;
1061                                 #size-cells = <0>;
1062
1063                                 fe0_out: port@1 {
1064                                         #address-cells = <1>;
1065                                         #size-cells = <0>;
1066                                         reg = <1>;
1067
1068                                         fe0_out_be0: endpoint@0 {
1069                                                 reg = <0>;
1070                                                 remote-endpoint = <&be0_in_fe0>;
1071                                         };
1072
1073                                         fe0_out_be1: endpoint@1 {
1074                                                 reg = <1>;
1075                                                 remote-endpoint = <&be1_in_fe0>;
1076                                         };
1077                                 };
1078                         };
1079                 };
1080
1081                 fe1: display-frontend@1e20000 {
1082                         compatible = "allwinner,sun6i-a31-display-frontend";
1083                         reg = <0x01e20000 0x20000>;
1084                         interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
1085                         clocks = <&ccu CLK_AHB1_FE1>, <&ccu CLK_FE1>,
1086                                  <&ccu CLK_DRAM_FE1>;
1087                         clock-names = "ahb", "mod",
1088                                       "ram";
1089                         resets = <&ccu RST_AHB1_FE1>;
1090
1091                         ports {
1092                                 #address-cells = <1>;
1093                                 #size-cells = <0>;
1094
1095                                 fe1_out: port@1 {
1096                                         #address-cells = <1>;
1097                                         #size-cells = <0>;
1098                                         reg = <1>;
1099
1100                                         fe1_out_be0: endpoint@0 {
1101                                                 reg = <0>;
1102                                                 remote-endpoint = <&be0_in_fe1>;
1103                                         };
1104
1105                                         fe1_out_be1: endpoint@1 {
1106                                                 reg = <1>;
1107                                                 remote-endpoint = <&be1_in_fe1>;
1108                                         };
1109                                 };
1110                         };
1111                 };
1112
1113                 be1: display-backend@1e40000 {
1114                         compatible = "allwinner,sun6i-a31-display-backend";
1115                         reg = <0x01e40000 0x10000>;
1116                         interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
1117                         clocks = <&ccu CLK_AHB1_BE1>, <&ccu CLK_BE1>,
1118                                  <&ccu CLK_DRAM_BE1>;
1119                         clock-names = "ahb", "mod",
1120                                       "ram";
1121                         resets = <&ccu RST_AHB1_BE1>;
1122
1123                         assigned-clocks = <&ccu CLK_BE1>;
1124                         assigned-clock-rates = <300000000>;
1125
1126                         ports {
1127                                 #address-cells = <1>;
1128                                 #size-cells = <0>;
1129
1130                                 be1_in: port@0 {
1131                                         #address-cells = <1>;
1132                                         #size-cells = <0>;
1133                                         reg = <0>;
1134
1135                                         be1_in_fe0: endpoint@0 {
1136                                                 reg = <0>;
1137                                                 remote-endpoint = <&fe0_out_be1>;
1138                                         };
1139
1140                                         be1_in_fe1: endpoint@1 {
1141                                                 reg = <1>;
1142                                                 remote-endpoint = <&fe1_out_be1>;
1143                                         };
1144                                 };
1145
1146                                 be1_out: port@1 {
1147                                         #address-cells = <1>;
1148                                         #size-cells = <0>;
1149                                         reg = <1>;
1150
1151                                         be1_out_drc1: endpoint@1 {
1152                                                 reg = <1>;
1153                                                 remote-endpoint = <&drc1_in_be1>;
1154                                         };
1155                                 };
1156                         };
1157                 };
1158
1159                 drc1: drc@1e50000 {
1160                         compatible = "allwinner,sun6i-a31-drc";
1161                         reg = <0x01e50000 0x10000>;
1162                         interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1163                         clocks = <&ccu CLK_AHB1_DRC1>, <&ccu CLK_IEP_DRC1>,
1164                                  <&ccu CLK_DRAM_DRC1>;
1165                         clock-names = "ahb", "mod",
1166                                       "ram";
1167                         resets = <&ccu RST_AHB1_DRC1>;
1168
1169                         assigned-clocks = <&ccu CLK_IEP_DRC1>;
1170                         assigned-clock-rates = <300000000>;
1171
1172                         ports {
1173                                 #address-cells = <1>;
1174                                 #size-cells = <0>;
1175
1176                                 drc1_in: port@0 {
1177                                         #address-cells = <1>;
1178                                         #size-cells = <0>;
1179                                         reg = <0>;
1180
1181                                         drc1_in_be1: endpoint@1 {
1182                                                 reg = <1>;
1183                                                 remote-endpoint = <&be1_out_drc1>;
1184                                         };
1185                                 };
1186
1187                                 drc1_out: port@1 {
1188                                         #address-cells = <1>;
1189                                         #size-cells = <0>;
1190                                         reg = <1>;
1191
1192                                         drc1_out_tcon0: endpoint@0 {
1193                                                 reg = <0>;
1194                                                 remote-endpoint = <&tcon0_in_drc1>;
1195                                         };
1196
1197                                         drc1_out_tcon1: endpoint@1 {
1198                                                 reg = <1>;
1199                                                 remote-endpoint = <&tcon1_in_drc1>;
1200                                         };
1201                                 };
1202                         };
1203                 };
1204
1205                 be0: display-backend@1e60000 {
1206                         compatible = "allwinner,sun6i-a31-display-backend";
1207                         reg = <0x01e60000 0x10000>;
1208                         interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
1209                         clocks = <&ccu CLK_AHB1_BE0>, <&ccu CLK_BE0>,
1210                                  <&ccu CLK_DRAM_BE0>;
1211                         clock-names = "ahb", "mod",
1212                                       "ram";
1213                         resets = <&ccu RST_AHB1_BE0>;
1214
1215                         assigned-clocks = <&ccu CLK_BE0>;
1216                         assigned-clock-rates = <300000000>;
1217
1218                         ports {
1219                                 #address-cells = <1>;
1220                                 #size-cells = <0>;
1221
1222                                 be0_in: port@0 {
1223                                         #address-cells = <1>;
1224                                         #size-cells = <0>;
1225                                         reg = <0>;
1226
1227                                         be0_in_fe0: endpoint@0 {
1228                                                 reg = <0>;
1229                                                 remote-endpoint = <&fe0_out_be0>;
1230                                         };
1231
1232                                         be0_in_fe1: endpoint@1 {
1233                                                 reg = <1>;
1234                                                 remote-endpoint = <&fe1_out_be0>;
1235                                         };
1236                                 };
1237
1238                                 be0_out: port@1 {
1239                                         reg = <1>;
1240
1241                                         be0_out_drc0: endpoint {
1242                                                 remote-endpoint = <&drc0_in_be0>;
1243                                         };
1244                                 };
1245                         };
1246                 };
1247
1248                 drc0: drc@1e70000 {
1249                         compatible = "allwinner,sun6i-a31-drc";
1250                         reg = <0x01e70000 0x10000>;
1251                         interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
1252                         clocks = <&ccu CLK_AHB1_DRC0>, <&ccu CLK_IEP_DRC0>,
1253                                  <&ccu CLK_DRAM_DRC0>;
1254                         clock-names = "ahb", "mod",
1255                                       "ram";
1256                         resets = <&ccu RST_AHB1_DRC0>;
1257
1258                         assigned-clocks = <&ccu CLK_IEP_DRC0>;
1259                         assigned-clock-rates = <300000000>;
1260
1261                         ports {
1262                                 #address-cells = <1>;
1263                                 #size-cells = <0>;
1264
1265                                 drc0_in: port@0 {
1266                                         reg = <0>;
1267
1268                                         drc0_in_be0: endpoint {
1269                                                 remote-endpoint = <&be0_out_drc0>;
1270                                         };
1271                                 };
1272
1273                                 drc0_out: port@1 {
1274                                         #address-cells = <1>;
1275                                         #size-cells = <0>;
1276                                         reg = <1>;
1277
1278                                         drc0_out_tcon0: endpoint@0 {
1279                                                 reg = <0>;
1280                                                 remote-endpoint = <&tcon0_in_drc0>;
1281                                         };
1282
1283                                         drc0_out_tcon1: endpoint@1 {
1284                                                 reg = <1>;
1285                                                 remote-endpoint = <&tcon1_in_drc0>;
1286                                         };
1287                                 };
1288                         };
1289                 };
1290
1291                 rtc: rtc@1f00000 {
1292                         #clock-cells = <1>;
1293                         compatible = "allwinner,sun6i-a31-rtc";
1294                         reg = <0x01f00000 0x54>;
1295                         interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
1296                                      <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
1297                         clocks = <&osc32k>;
1298                         clock-output-names = "osc32k";
1299                 };
1300
1301                 nmi_intc: interrupt-controller@1f00c00 {
1302                         compatible = "allwinner,sun6i-a31-r-intc";
1303                         interrupt-controller;
1304                         #interrupt-cells = <2>;
1305                         reg = <0x01f00c00 0x400>;
1306                         interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1307                 };
1308
1309                 prcm@1f01400 {
1310                         compatible = "allwinner,sun6i-a31-prcm";
1311                         reg = <0x01f01400 0x200>;
1312
1313                         ar100: ar100_clk {
1314                                 compatible = "allwinner,sun6i-a31-ar100-clk";
1315                                 #clock-cells = <0>;
1316                                 clocks = <&rtc 0>, <&osc24M>,
1317                                          <&ccu CLK_PLL_PERIPH>,
1318                                          <&ccu CLK_PLL_PERIPH>;
1319                                 clock-output-names = "ar100";
1320                         };
1321
1322                         ahb0: ahb0_clk {
1323                                 compatible = "fixed-factor-clock";
1324                                 #clock-cells = <0>;
1325                                 clock-div = <1>;
1326                                 clock-mult = <1>;
1327                                 clocks = <&ar100>;
1328                                 clock-output-names = "ahb0";
1329                         };
1330
1331                         apb0: apb0_clk {
1332                                 compatible = "allwinner,sun6i-a31-apb0-clk";
1333                                 #clock-cells = <0>;
1334                                 clocks = <&ahb0>;
1335                                 clock-output-names = "apb0";
1336                         };
1337
1338                         apb0_gates: apb0_gates_clk {
1339                                 compatible = "allwinner,sun6i-a31-apb0-gates-clk";
1340                                 #clock-cells = <1>;
1341                                 clocks = <&apb0>;
1342                                 clock-output-names = "apb0_pio", "apb0_ir",
1343                                                 "apb0_timer", "apb0_p2wi",
1344                                                 "apb0_uart", "apb0_1wire",
1345                                                 "apb0_i2c";
1346                         };
1347
1348                         ir_clk: ir_clk {
1349                                 #clock-cells = <0>;
1350                                 compatible = "allwinner,sun4i-a10-mod0-clk";
1351                                 clocks = <&rtc 0>, <&osc24M>;
1352                                 clock-output-names = "ir";
1353                         };
1354
1355                         apb0_rst: apb0_rst {
1356                                 compatible = "allwinner,sun6i-a31-clock-reset";
1357                                 #reset-cells = <1>;
1358                         };
1359                 };
1360
1361                 cpucfg@1f01c00 {
1362                         compatible = "allwinner,sun6i-a31-cpuconfig";
1363                         reg = <0x01f01c00 0x300>;
1364                 };
1365
1366                 ir: ir@1f02000 {
1367                         compatible = "allwinner,sun5i-a13-ir";
1368                         clocks = <&apb0_gates 1>, <&ir_clk>;
1369                         clock-names = "apb", "ir";
1370                         resets = <&apb0_rst 1>;
1371                         interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
1372                         reg = <0x01f02000 0x40>;
1373                         status = "disabled";
1374                 };
1375
1376                 r_pio: pinctrl@1f02c00 {
1377                         compatible = "allwinner,sun6i-a31-r-pinctrl";
1378                         reg = <0x01f02c00 0x400>;
1379                         interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
1380                                      <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1381                         clocks = <&apb0_gates 0>, <&osc24M>, <&rtc 0>;
1382                         clock-names = "apb", "hosc", "losc";
1383                         resets = <&apb0_rst 0>;
1384                         gpio-controller;
1385                         interrupt-controller;
1386                         #interrupt-cells = <3>;
1387                         #gpio-cells = <3>;
1388
1389                         s_ir_rx_pin: s-ir-rx-pin {
1390                                 pins = "PL4";
1391                                 function = "s_ir";
1392                         };
1393
1394                         s_p2wi_pins: s-p2wi-pins {
1395                                 pins = "PL0", "PL1";
1396                                 function = "s_p2wi";
1397                         };
1398                 };
1399
1400                 p2wi: i2c@1f03400 {
1401                         compatible = "allwinner,sun6i-a31-p2wi";
1402                         reg = <0x01f03400 0x400>;
1403                         interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
1404                         clocks = <&apb0_gates 3>;
1405                         clock-frequency = <100000>;
1406                         resets = <&apb0_rst 3>;
1407                         pinctrl-names = "default";
1408                         pinctrl-0 = <&s_p2wi_pins>;
1409                         status = "disabled";
1410                         #address-cells = <1>;
1411                         #size-cells = <0>;
1412                 };
1413         };
1414 };