1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 * sama5d4.dtsi - Device Tree Include file for SAMA5D4 family SoC
5 * Copyright (C) 2014 Atmel,
6 * 2014 Nicolas Ferre <nicolas.ferre@atmel.com>
9 #include <dt-bindings/clock/at91.h>
10 #include <dt-bindings/dma/at91.h>
11 #include <dt-bindings/mfd/at91-usart.h>
12 #include <dt-bindings/pinctrl/at91.h>
13 #include <dt-bindings/interrupt-controller/irq.h>
14 #include <dt-bindings/gpio/gpio.h>
19 model = "Atmel SAMA5D4 family SoC";
20 compatible = "atmel,sama5d4";
21 interrupt-parent = <&aic>;
51 compatible = "arm,cortex-a5";
53 next-level-cache = <&L2>;
58 device_type = "memory";
59 reg = <0x20000000 0x20000000>;
63 slow_xtal: slow_xtal {
64 compatible = "fixed-clock";
66 clock-frequency = <0>;
69 main_xtal: main_xtal {
70 compatible = "fixed-clock";
72 clock-frequency = <0>;
75 adc_op_clk: adc_op_clk{
76 compatible = "fixed-clock";
78 clock-frequency = <1000000>;
82 ns_sram: sram@210000 {
83 compatible = "mmio-sram";
84 reg = <0x00210000 0x10000>;
87 ranges = <0 0x00210000 0x10000>;
91 compatible = "simple-bus";
96 nfc_sram: sram@100000 {
97 compatible = "mmio-sram";
99 reg = <0x100000 0x2400>;
100 #address-cells = <1>;
102 ranges = <0 0x100000 0x2400>;
106 compatible = "microchip,sama5d4-vdec";
107 reg = <0x00300000 0x100000>;
108 interrupts = <19 IRQ_TYPE_LEVEL_HIGH 4>;
109 clocks = <&pmc PMC_TYPE_PERIPHERAL 19>;
112 usb0: gadget@400000 {
113 compatible = "atmel,sama5d3-udc";
114 reg = <0x00400000 0x100000
116 interrupts = <47 IRQ_TYPE_LEVEL_HIGH 2>;
117 clocks = <&pmc PMC_TYPE_PERIPHERAL 47>, <&pmc PMC_TYPE_CORE PMC_UTMI>;
118 clock-names = "pclk", "hclk";
123 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
124 reg = <0x00500000 0x100000>;
125 interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>;
126 clocks = <&pmc PMC_TYPE_PERIPHERAL 46>, <&pmc PMC_TYPE_PERIPHERAL 46>, <&pmc PMC_TYPE_SYSTEM 6>;
127 clock-names = "ohci_clk", "hclk", "uhpck";
132 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
133 reg = <0x00600000 0x100000>;
134 interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>;
135 clocks = <&pmc PMC_TYPE_CORE PMC_UTMI>, <&pmc PMC_TYPE_PERIPHERAL 46>;
136 clock-names = "usb_clk", "ehci_clk";
140 L2: cache-controller@a00000 {
141 compatible = "arm,pl310-cache";
142 reg = <0x00a00000 0x1000>;
143 interrupts = <67 IRQ_TYPE_LEVEL_HIGH 4>;
149 compatible = "atmel,sama5d3-ebi";
150 #address-cells = <2>;
153 reg = <0x10000000 0x10000000
154 0x60000000 0x28000000>;
155 ranges = <0x0 0x0 0x10000000 0x10000000
156 0x1 0x0 0x60000000 0x10000000
157 0x2 0x0 0x70000000 0x10000000
158 0x3 0x0 0x80000000 0x8000000>;
159 clocks = <&pmc PMC_TYPE_CORE PMC_MCK>;
162 nand_controller: nand-controller {
163 compatible = "atmel,sama5d3-nand-controller";
164 atmel,nfc-sram = <&nfc_sram>;
165 atmel,nfc-io = <&nfc_io>;
166 ecc-engine = <&pmecc>;
167 #address-cells = <2>;
174 nfc_io: nfc-io@90000000 {
175 compatible = "atmel,sama5d3-nfc-io", "syscon";
176 reg = <0x90000000 0x8000000>;
180 compatible = "simple-bus";
181 #address-cells = <1>;
185 hlcdc: hlcdc@f0000000 {
186 compatible = "atmel,sama5d4-hlcdc";
187 reg = <0xf0000000 0x4000>;
188 interrupts = <51 IRQ_TYPE_LEVEL_HIGH 0>;
189 clocks = <&pmc PMC_TYPE_PERIPHERAL 51>, <&pmc PMC_TYPE_SYSTEM 3>, <&clk32k>;
190 clock-names = "periph_clk","sys_clk", "slow_clk";
193 hlcdc-display-controller {
194 compatible = "atmel,hlcdc-display-controller";
195 #address-cells = <1>;
199 #address-cells = <1>;
205 hlcdc_pwm: hlcdc-pwm {
206 compatible = "atmel,hlcdc-pwm";
207 pinctrl-names = "default";
208 pinctrl-0 = <&pinctrl_lcd_pwm>;
213 dma1: dma-controller@f0004000 {
214 compatible = "atmel,sama5d4-dma";
215 reg = <0xf0004000 0x200>;
216 interrupts = <50 IRQ_TYPE_LEVEL_HIGH 0>;
218 clocks = <&pmc PMC_TYPE_PERIPHERAL 50>;
219 clock-names = "dma_clk";
223 compatible = "atmel,at91sam9g45-isi";
224 reg = <0xf0008000 0x4000>;
225 interrupts = <52 IRQ_TYPE_LEVEL_HIGH 5>;
226 pinctrl-names = "default";
227 pinctrl-0 = <&pinctrl_isi_data_0_7>;
228 clocks = <&pmc PMC_TYPE_PERIPHERAL 52>;
229 clock-names = "isi_clk";
232 #address-cells = <1>;
237 ramc0: ramc@f0010000 {
238 compatible = "atmel,sama5d3-ddramc";
239 reg = <0xf0010000 0x200>;
240 clocks = <&pmc PMC_TYPE_SYSTEM 2>, <&pmc PMC_TYPE_PERIPHERAL 16>;
241 clock-names = "ddrck", "mpddr";
244 dma0: dma-controller@f0014000 {
245 compatible = "atmel,sama5d4-dma";
246 reg = <0xf0014000 0x200>;
247 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 0>;
249 clocks = <&pmc PMC_TYPE_PERIPHERAL 8>;
250 clock-names = "dma_clk";
254 compatible = "atmel,sama5d4-pmc", "syscon";
255 reg = <0xf0018000 0x120>;
256 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
258 clocks = <&clk32k>, <&main_xtal>;
259 clock-names = "slow_clk", "main_xtal";
263 compatible = "atmel,hsmci";
264 reg = <0xf8000000 0x600>;
265 interrupts = <35 IRQ_TYPE_LEVEL_HIGH 0>;
267 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
268 | AT91_XDMAC_DT_PERID(0))>;
270 pinctrl-names = "default";
271 pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3>;
273 #address-cells = <1>;
275 clocks = <&pmc PMC_TYPE_PERIPHERAL 35>;
276 clock-names = "mci_clk";
279 uart0: serial@f8004000 {
280 compatible = "atmel,at91sam9260-usart";
281 reg = <0xf8004000 0x100>;
282 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
283 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 5>;
285 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
286 | AT91_XDMAC_DT_PERID(22))>,
288 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
289 | AT91_XDMAC_DT_PERID(23))>;
290 dma-names = "tx", "rx";
291 pinctrl-names = "default";
292 pinctrl-0 = <&pinctrl_uart0>;
293 clocks = <&pmc PMC_TYPE_PERIPHERAL 27>;
294 clock-names = "usart";
299 compatible = "atmel,at91sam9g45-ssc";
300 reg = <0xf8008000 0x4000>;
301 interrupts = <48 IRQ_TYPE_LEVEL_HIGH 0>;
302 pinctrl-names = "default";
303 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
305 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
306 | AT91_XDMAC_DT_PERID(26))>,
308 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
309 | AT91_XDMAC_DT_PERID(27))>;
310 dma-names = "tx", "rx";
311 clocks = <&pmc PMC_TYPE_PERIPHERAL 48>;
312 clock-names = "pclk";
317 compatible = "atmel,sama5d3-pwm";
318 reg = <0xf800c000 0x300>;
319 interrupts = <43 IRQ_TYPE_LEVEL_HIGH 4>;
321 clocks = <&pmc PMC_TYPE_PERIPHERAL 43>;
326 #address-cells = <1>;
328 compatible = "atmel,at91rm9200-spi";
329 reg = <0xf8010000 0x100>;
330 interrupts = <37 IRQ_TYPE_LEVEL_HIGH 3>;
332 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
333 | AT91_XDMAC_DT_PERID(10))>,
335 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
336 | AT91_XDMAC_DT_PERID(11))>;
337 dma-names = "tx", "rx";
338 pinctrl-names = "default";
339 pinctrl-0 = <&pinctrl_spi0>;
340 clocks = <&pmc PMC_TYPE_PERIPHERAL 37>;
341 clock-names = "spi_clk";
346 compatible = "atmel,sama5d4-i2c";
347 reg = <0xf8014000 0x4000>;
348 interrupts = <32 IRQ_TYPE_LEVEL_HIGH 6>;
350 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
351 | AT91_XDMAC_DT_PERID(2))>,
353 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
354 | AT91_XDMAC_DT_PERID(3))>;
355 dma-names = "tx", "rx";
356 pinctrl-names = "default", "gpio";
357 pinctrl-0 = <&pinctrl_i2c0>;
358 pinctrl-1 = <&pinctrl_i2c0_gpio>;
359 sda-gpios = <&pioA 30 GPIO_ACTIVE_HIGH>;
360 scl-gpios = <&pioA 31 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
361 #address-cells = <1>;
363 clocks = <&pmc PMC_TYPE_PERIPHERAL 32>;
368 compatible = "atmel,sama5d4-i2c";
369 reg = <0xf8018000 0x4000>;
370 interrupts = <33 IRQ_TYPE_LEVEL_HIGH 6>;
372 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
373 | AT91_XDMAC_DT_PERID(4))>,
375 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
376 | AT91_XDMAC_DT_PERID(5))>;
377 dma-names = "tx", "rx";
378 pinctrl-names = "default", "gpio";
379 pinctrl-0 = <&pinctrl_i2c1>;
380 pinctrl-1 = <&pinctrl_i2c1_gpio>;
381 sda-gpios = <&pioE 29 GPIO_ACTIVE_HIGH>;
382 scl-gpios = <&pioE 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
383 #address-cells = <1>;
385 clocks = <&pmc PMC_TYPE_PERIPHERAL 33>;
389 tcb0: timer@f801c000 {
390 compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
391 #address-cells = <1>;
393 reg = <0xf801c000 0x100>;
394 interrupts = <40 IRQ_TYPE_LEVEL_HIGH 0>;
395 clocks = <&pmc PMC_TYPE_PERIPHERAL 40>, <&clk32k>;
396 clock-names = "t0_clk", "slow_clk";
399 macb0: ethernet@f8020000 {
400 compatible = "atmel,sama5d4-gem";
401 reg = <0xf8020000 0x100>;
402 interrupts = <54 IRQ_TYPE_LEVEL_HIGH 3>;
403 pinctrl-names = "default";
404 pinctrl-0 = <&pinctrl_macb0_rmii>;
405 #address-cells = <1>;
407 clocks = <&pmc PMC_TYPE_PERIPHERAL 54>, <&pmc PMC_TYPE_PERIPHERAL 54>;
408 clock-names = "hclk", "pclk";
413 compatible = "atmel,sama5d4-i2c";
414 reg = <0xf8024000 0x4000>;
415 interrupts = <34 IRQ_TYPE_LEVEL_HIGH 6>;
417 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
418 | AT91_XDMAC_DT_PERID(6))>,
420 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
421 | AT91_XDMAC_DT_PERID(7))>;
422 dma-names = "tx", "rx";
423 pinctrl-names = "default", "gpio";
424 pinctrl-0 = <&pinctrl_i2c2>;
425 pinctrl-1 = <&pinctrl_i2c2_gpio>;
426 sda-gpios = <&pioB 29 GPIO_ACTIVE_HIGH>;
427 scl-gpios = <&pioB 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
428 #address-cells = <1>;
430 clocks = <&pmc PMC_TYPE_PERIPHERAL 34>;
435 compatible = "atmel,sama5d4-sfr", "syscon";
436 reg = <0xf8028000 0x60>;
439 usart0: serial@f802c000 {
440 compatible = "atmel,at91sam9260-usart";
441 reg = <0xf802c000 0x100>;
442 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
443 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
445 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
446 | AT91_XDMAC_DT_PERID(36))>,
448 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
449 | AT91_XDMAC_DT_PERID(37))>;
450 dma-names = "tx", "rx";
451 pinctrl-names = "default";
452 pinctrl-0 = <&pinctrl_usart0 &pinctrl_usart0_rts &pinctrl_usart0_cts>;
453 clocks = <&pmc PMC_TYPE_PERIPHERAL 6>;
454 clock-names = "usart";
458 usart1: serial@f8030000 {
459 compatible = "atmel,at91sam9260-usart";
460 reg = <0xf8030000 0x100>;
461 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
462 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
464 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
465 | AT91_XDMAC_DT_PERID(38))>,
467 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
468 | AT91_XDMAC_DT_PERID(39))>;
469 dma-names = "tx", "rx";
470 pinctrl-names = "default";
471 pinctrl-0 = <&pinctrl_usart1 &pinctrl_usart1_rts &pinctrl_usart1_cts>;
472 clocks = <&pmc PMC_TYPE_PERIPHERAL 7>;
473 clock-names = "usart";
478 compatible = "atmel,hsmci";
479 reg = <0xfc000000 0x600>;
480 interrupts = <36 IRQ_TYPE_LEVEL_HIGH 0>;
482 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
483 | AT91_XDMAC_DT_PERID(1))>;
485 pinctrl-names = "default";
486 pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
488 #address-cells = <1>;
490 clocks = <&pmc PMC_TYPE_PERIPHERAL 36>;
491 clock-names = "mci_clk";
494 uart1: serial@fc004000 {
495 compatible = "atmel,at91sam9260-usart";
496 reg = <0xfc004000 0x100>;
497 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
498 interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
500 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
501 | AT91_XDMAC_DT_PERID(24))>,
503 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
504 | AT91_XDMAC_DT_PERID(25))>;
505 dma-names = "tx", "rx";
506 pinctrl-names = "default";
507 pinctrl-0 = <&pinctrl_uart1>;
508 clocks = <&pmc PMC_TYPE_PERIPHERAL 28>;
509 clock-names = "usart";
513 usart2: serial@fc008000 {
514 compatible = "atmel,at91sam9260-usart";
515 reg = <0xfc008000 0x100>;
516 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
517 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
519 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
520 | AT91_XDMAC_DT_PERID(16))>,
522 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
523 | AT91_XDMAC_DT_PERID(17))>;
524 dma-names = "tx", "rx";
525 pinctrl-names = "default";
526 pinctrl-0 = <&pinctrl_usart2 &pinctrl_usart2_rts &pinctrl_usart2_cts>;
527 clocks = <&pmc PMC_TYPE_PERIPHERAL 29>;
528 clock-names = "usart";
532 usart3: serial@fc00c000 {
533 compatible = "atmel,at91sam9260-usart";
534 reg = <0xfc00c000 0x100>;
535 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
536 interrupts = <30 IRQ_TYPE_LEVEL_HIGH 5>;
538 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
539 | AT91_XDMAC_DT_PERID(18))>,
541 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
542 | AT91_XDMAC_DT_PERID(19))>;
543 dma-names = "tx", "rx";
544 pinctrl-names = "default";
545 pinctrl-0 = <&pinctrl_usart3>;
546 clocks = <&pmc PMC_TYPE_PERIPHERAL 30>;
547 clock-names = "usart";
551 usart4: serial@fc010000 {
552 compatible = "atmel,at91sam9260-usart";
553 reg = <0xfc010000 0x100>;
554 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
555 interrupts = <31 IRQ_TYPE_LEVEL_HIGH 5>;
557 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
558 | AT91_XDMAC_DT_PERID(20))>,
560 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
561 | AT91_XDMAC_DT_PERID(21))>;
562 dma-names = "tx", "rx";
563 pinctrl-names = "default";
564 pinctrl-0 = <&pinctrl_usart4>;
565 clocks = <&pmc PMC_TYPE_PERIPHERAL 31>;
566 clock-names = "usart";
571 compatible = "atmel,at91sam9g45-ssc";
572 reg = <0xfc014000 0x4000>;
573 interrupts = <49 IRQ_TYPE_LEVEL_HIGH 0>;
574 pinctrl-names = "default";
575 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
577 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
578 | AT91_XDMAC_DT_PERID(28))>,
580 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
581 | AT91_XDMAC_DT_PERID(29))>;
582 dma-names = "tx", "rx";
583 clocks = <&pmc PMC_TYPE_PERIPHERAL 49>;
584 clock-names = "pclk";
589 #address-cells = <1>;
591 compatible = "atmel,at91rm9200-spi";
592 reg = <0xfc018000 0x100>;
593 interrupts = <38 IRQ_TYPE_LEVEL_HIGH 3>;
595 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
596 | AT91_XDMAC_DT_PERID(12))>,
598 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
599 | AT91_XDMAC_DT_PERID(13))>;
600 dma-names = "tx", "rx";
601 pinctrl-names = "default";
602 pinctrl-0 = <&pinctrl_spi1>;
603 clocks = <&pmc PMC_TYPE_PERIPHERAL 38>;
604 clock-names = "spi_clk";
609 #address-cells = <1>;
611 compatible = "atmel,at91rm9200-spi";
612 reg = <0xfc01c000 0x100>;
613 interrupts = <39 IRQ_TYPE_LEVEL_HIGH 3>;
615 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
616 | AT91_XDMAC_DT_PERID(14))>,
618 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
619 | AT91_XDMAC_DT_PERID(15))>;
620 dma-names = "tx", "rx";
621 pinctrl-names = "default";
622 pinctrl-0 = <&pinctrl_spi2>;
623 clocks = <&pmc PMC_TYPE_PERIPHERAL 39>;
624 clock-names = "spi_clk";
628 tcb1: timer@fc020000 {
629 compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
630 #address-cells = <1>;
632 reg = <0xfc020000 0x100>;
633 interrupts = <41 IRQ_TYPE_LEVEL_HIGH 0>;
634 clocks = <&pmc PMC_TYPE_PERIPHERAL 41>, <&clk32k>;
635 clock-names = "t0_clk", "slow_clk";
638 tcb2: timer@fc024000 {
639 compatible = "atmel,at91sam9x5-tcb", "simple-mfd", "syscon";
640 #address-cells = <1>;
642 reg = <0xfc024000 0x100>;
643 interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
644 clocks = <&pmc PMC_TYPE_PERIPHERAL 42>, <&clk32k>;
645 clock-names = "t0_clk", "slow_clk";
648 macb1: ethernet@fc028000 {
649 compatible = "atmel,sama5d4-gem";
650 reg = <0xfc028000 0x100>;
651 interrupts = <55 IRQ_TYPE_LEVEL_HIGH 3>;
652 pinctrl-names = "default";
653 pinctrl-0 = <&pinctrl_macb1_rmii>;
654 #address-cells = <1>;
656 clocks = <&pmc PMC_TYPE_PERIPHERAL 55>, <&pmc PMC_TYPE_PERIPHERAL 55>;
657 clock-names = "hclk", "pclk";
662 compatible = "atmel,at91sam9g45-trng";
663 reg = <0xfc030000 0x100>;
664 interrupts = <53 IRQ_TYPE_LEVEL_HIGH 0>;
665 clocks = <&pmc PMC_TYPE_PERIPHERAL 53>;
669 compatible = "atmel,at91sam9x5-adc";
670 reg = <0xfc034000 0x100>;
671 interrupts = <44 IRQ_TYPE_LEVEL_HIGH 5>;
672 clocks = <&pmc PMC_TYPE_PERIPHERAL 44>,
674 clock-names = "adc_clk", "adc_op_clk";
675 atmel,adc-channels-used = <0x01f>;
676 atmel,adc-startup-time = <40>;
677 atmel,adc-use-external-triggers;
678 atmel,adc-vref = <3000>;
679 atmel,adc-sample-hold-time = <11>;
680 atmel,adc-ts-pressure-threshold = <10000>;
684 aes: crypto@fc044000 {
685 compatible = "atmel,at91sam9g46-aes";
686 reg = <0xfc044000 0x100>;
687 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
688 dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
689 | AT91_XDMAC_DT_PERID(41))>,
690 <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
691 | AT91_XDMAC_DT_PERID(40))>;
692 dma-names = "tx", "rx";
693 clocks = <&pmc PMC_TYPE_PERIPHERAL 12>;
694 clock-names = "aes_clk";
697 tdes: crpyto@fc04c000 {
698 compatible = "atmel,at91sam9g46-tdes";
699 reg = <0xfc04c000 0x100>;
700 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 0>;
701 dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
702 | AT91_XDMAC_DT_PERID(42))>,
703 <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
704 | AT91_XDMAC_DT_PERID(43))>;
705 dma-names = "tx", "rx";
706 clocks = <&pmc PMC_TYPE_PERIPHERAL 14>;
707 clock-names = "tdes_clk";
710 sha: crypto@fc050000 {
711 compatible = "atmel,at91sam9g46-sha";
712 reg = <0xfc050000 0x100>;
713 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 0>;
714 dmas = <&dma0 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
715 | AT91_XDMAC_DT_PERID(44))>;
717 clocks = <&pmc PMC_TYPE_PERIPHERAL 15>;
718 clock-names = "sha_clk";
722 compatible = "atmel,sama5d3-smc", "syscon", "simple-mfd";
723 reg = <0xfc05c000 0x1000>;
724 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 6>;
725 clocks = <&pmc PMC_TYPE_PERIPHERAL 22>;
726 #address-cells = <1>;
730 pmecc: ecc-engine@ffffc070 {
731 compatible = "atmel,sama5d4-pmecc";
732 reg = <0xfc05c070 0x490>,
737 reset_controller: reset-controller@fc068600 {
738 compatible = "atmel,sama5d3-rstc", "atmel,at91sam9g45-rstc";
739 reg = <0xfc068600 0x10>;
743 shutdown_controller: shdwc@fc068610 {
744 compatible = "atmel,at91sam9x5-shdwc";
745 reg = <0xfc068610 0x10>;
749 pit: timer@fc068630 {
750 compatible = "atmel,at91sam9260-pit";
751 reg = <0xfc068630 0x10>;
752 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
753 clocks = <&pmc PMC_TYPE_CORE PMC_MCK2>;
756 watchdog: watchdog@fc068640 {
757 compatible = "atmel,sama5d4-wdt";
758 reg = <0xfc068640 0x10>;
759 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 7>;
764 clk32k: sckc@fc068650 {
765 compatible = "atmel,sama5d4-sckc";
766 reg = <0xfc068650 0x4>;
768 clocks = <&slow_xtal>;
772 compatible = "atmel,sama5d4-rtc";
773 reg = <0xfc0686b0 0x30>;
774 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
778 dbgu: serial@fc069000 {
779 compatible = "atmel,at91sam9260-dbgu", "atmel,at91sam9260-usart";
780 reg = <0xfc069000 0x200>;
781 atmel,usart-mode = <AT91_USART_MODE_SERIAL>;
782 interrupts = <45 IRQ_TYPE_LEVEL_HIGH 7>;
783 pinctrl-names = "default";
784 pinctrl-0 = <&pinctrl_dbgu>;
785 clocks = <&pmc PMC_TYPE_PERIPHERAL 45>;
786 clock-names = "usart";
791 pinctrl: pinctrl@fc06a000 {
792 #address-cells = <1>;
794 compatible = "atmel,sama5d3-pinctrl", "atmel,at91sam9x5-pinctrl", "simple-bus";
795 ranges = <0xfc068000 0xfc068000 0x100
796 0xfc06a000 0xfc06a000 0x4000>;
797 /* WARNING: revisit as pin spec has changed */
800 0xffffffff 0x3ffcfe7c 0x1c010101 /* pioA */
801 0x7fffffff 0xfffccc3a 0x3f00cc3a /* pioB */
802 0xffffffff 0x3ff83fff 0xff00ffff /* pioC */
803 0xb003ff00 0x8002a800 0x00000000 /* pioD */
804 0xffffffff 0x7fffffff 0x76fff1bf /* pioE */
807 pioA: gpio@fc06a000 {
808 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
809 reg = <0xfc06a000 0x100>;
810 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 1>;
813 interrupt-controller;
814 #interrupt-cells = <2>;
815 clocks = <&pmc PMC_TYPE_PERIPHERAL 23>;
818 pioB: gpio@fc06b000 {
819 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
820 reg = <0xfc06b000 0x100>;
821 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 1>;
824 interrupt-controller;
825 #interrupt-cells = <2>;
826 clocks = <&pmc PMC_TYPE_PERIPHERAL 24>;
829 pioC: gpio@fc06c000 {
830 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
831 reg = <0xfc06c000 0x100>;
832 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 1>;
835 interrupt-controller;
836 #interrupt-cells = <2>;
837 clocks = <&pmc PMC_TYPE_PERIPHERAL 25>;
840 pioD: gpio@fc068000 {
841 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
842 reg = <0xfc068000 0x100>;
843 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
846 interrupt-controller;
847 #interrupt-cells = <2>;
848 clocks = <&pmc PMC_TYPE_PERIPHERAL 5>;
851 pioE: gpio@fc06d000 {
852 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
853 reg = <0xfc06d000 0x100>;
854 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 1>;
857 interrupt-controller;
858 #interrupt-cells = <2>;
859 clocks = <&pmc PMC_TYPE_PERIPHERAL 26>;
862 /* pinctrl pin settings */
864 pinctrl_adc0_adtrg: adc0_adtrg {
866 <AT91_PIOE 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* conflicts with USBA_VBUS */
868 pinctrl_adc0_ad0: adc0_ad0 {
870 <AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
872 pinctrl_adc0_ad1: adc0_ad1 {
874 <AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
876 pinctrl_adc0_ad2: adc0_ad2 {
878 <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
880 pinctrl_adc0_ad3: adc0_ad3 {
882 <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
884 pinctrl_adc0_ad4: adc0_ad4 {
886 <AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
891 pinctrl_dbgu: dbgu-0 {
893 <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* conflicts with D14 and TDI */
894 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* conflicts with D15 and TDO */
899 pinctrl_ebi_addr: ebi-addr-0 {
901 <AT91_PIOE 0 AT91_PERIPH_A AT91_PINCTRL_NONE
902 AT91_PIOE 1 AT91_PERIPH_A AT91_PINCTRL_NONE
903 AT91_PIOE 2 AT91_PERIPH_A AT91_PINCTRL_NONE
904 AT91_PIOE 3 AT91_PERIPH_A AT91_PINCTRL_NONE
905 AT91_PIOE 4 AT91_PERIPH_A AT91_PINCTRL_NONE
906 AT91_PIOE 5 AT91_PERIPH_A AT91_PINCTRL_NONE
907 AT91_PIOE 6 AT91_PERIPH_A AT91_PINCTRL_NONE
908 AT91_PIOE 7 AT91_PERIPH_A AT91_PINCTRL_NONE
909 AT91_PIOE 8 AT91_PERIPH_A AT91_PINCTRL_NONE
910 AT91_PIOE 9 AT91_PERIPH_A AT91_PINCTRL_NONE
911 AT91_PIOE 10 AT91_PERIPH_A AT91_PINCTRL_NONE
912 AT91_PIOE 11 AT91_PERIPH_A AT91_PINCTRL_NONE
913 AT91_PIOE 12 AT91_PERIPH_A AT91_PINCTRL_NONE
914 AT91_PIOE 13 AT91_PERIPH_A AT91_PINCTRL_NONE
915 AT91_PIOE 14 AT91_PERIPH_A AT91_PINCTRL_NONE
916 AT91_PIOE 15 AT91_PERIPH_A AT91_PINCTRL_NONE
917 AT91_PIOE 16 AT91_PERIPH_A AT91_PINCTRL_NONE
918 AT91_PIOE 17 AT91_PERIPH_A AT91_PINCTRL_NONE
919 AT91_PIOE 18 AT91_PERIPH_A AT91_PINCTRL_NONE
920 AT91_PIOE 19 AT91_PERIPH_A AT91_PINCTRL_NONE
921 AT91_PIOE 20 AT91_PERIPH_A AT91_PINCTRL_NONE
922 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE
923 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE
924 AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_NONE
925 AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_NONE
926 AT91_PIOE 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
929 pinctrl_ebi_nand_addr: ebi-addr-1 {
931 <AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE
932 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>;
935 pinctrl_ebi_cs0: ebi-cs0-0 {
937 <AT91_PIOE 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
940 pinctrl_ebi_cs1: ebi-cs1-0 {
942 <AT91_PIOE 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
945 pinctrl_ebi_cs2: ebi-cs2-0 {
947 <AT91_PIOE 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
950 pinctrl_ebi_cs3: ebi-cs3-0 {
952 <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
955 pinctrl_ebi_data_0_7: ebi-data-lsb-0 {
957 <AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE
958 AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE
959 AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE
960 AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE
961 AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE
962 AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE
963 AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE
964 AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE>;
967 pinctrl_ebi_data_8_15: ebi-data-msb-0 {
969 <AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE
970 AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE
971 AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE
972 AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE
973 AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE
974 AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE
975 AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE
976 AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE>;
979 pinctrl_ebi_nandrdy: ebi-nandrdy-0 {
981 <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE>;
984 pinctrl_ebi_nrd_nandoe: ebi-nrd-nandoe-0 {
986 <AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;
989 pinctrl_ebi_nwait: ebi-nwait-0 {
991 <AT91_PIOE 30 AT91_PERIPH_A AT91_PINCTRL_NONE>;
994 pinctrl_ebi_nwe_nandwe: ebi-nwe-nandwe-0 {
996 <AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>;
999 pinctrl_ebi_nwr1_nbs1: ebi-nwr1-nbs1-0 {
1001 <AT91_PIOE 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1006 pinctrl_i2c0: i2c0-0 {
1008 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE
1009 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1012 pinctrl_i2c0_gpio: i2c0-gpio {
1014 <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_NONE
1015 AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
1020 pinctrl_i2c1: i2c1-0 {
1022 <AT91_PIOE 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* TWD1, conflicts with UART0 RX and DIBP */
1023 AT91_PIOE 30 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* TWCK1, conflicts with UART0 TX and DIBN */
1026 pinctrl_i2c1_gpio: i2c1-gpio {
1028 <AT91_PIOE 29 AT91_PERIPH_GPIO AT91_PINCTRL_NONE
1029 AT91_PIOE 30 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
1034 pinctrl_i2c2: i2c2-0 {
1036 <AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* TWD2, conflicts with RD0 and PWML1 */
1037 AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* TWCK2, conflicts with RF0 */
1040 pinctrl_i2c2_gpio: i2c2-gpio {
1042 <AT91_PIOB 29 AT91_PERIPH_GPIO AT91_PINCTRL_NONE
1043 AT91_PIOB 30 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
1048 pinctrl_isi_data_0_7: isi-0-data-0-7 {
1050 <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D0 */
1051 AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D1 */
1052 AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D2 */
1053 AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D3 */
1054 AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D4 */
1055 AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D5 */
1056 AT91_PIOC 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D6 */
1057 AT91_PIOC 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* ISI_D7 */
1058 AT91_PIOB 1 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_PCK, conflict with G0_RXCK */
1059 AT91_PIOB 3 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_VSYNC */
1060 AT91_PIOB 4 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_HSYNC */
1062 pinctrl_isi_data_8_9: isi-0-data-8-9 {
1064 <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_D8, conflicts with SPI0_MISO, PWMH2 */
1065 AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_D9, conflicts with SPI0_MOSI, PWML2 */
1067 pinctrl_isi_data_10_11: isi-0-data-10-11 {
1069 <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE /* ISI_D10, conflicts with SPI0_SPCK, PWMH3 */
1070 AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* ISI_D11, conflicts with SPI0_NPCS0, PWML3 */
1075 pinctrl_lcd_base: lcd-base-0 {
1077 <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDVSYNC */
1078 AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDHSYNC */
1079 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDDEN */
1080 AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPCK */
1082 pinctrl_lcd_pwm: lcd-pwm-0 {
1083 atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDPWM */
1085 pinctrl_lcd_rgb444: lcd-rgb-0 {
1087 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */
1088 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
1089 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
1090 AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
1091 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
1092 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
1093 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
1094 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
1095 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */
1096 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
1097 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
1098 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD11 pin */
1100 pinctrl_lcd_rgb565: lcd-rgb-1 {
1102 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */
1103 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
1104 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
1105 AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
1106 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
1107 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
1108 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
1109 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
1110 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */
1111 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
1112 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
1113 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
1114 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
1115 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
1116 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
1117 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD15 pin */
1119 pinctrl_lcd_rgb666: lcd-rgb-2 {
1121 <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
1122 AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
1123 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
1124 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
1125 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
1126 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
1127 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
1128 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
1129 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
1130 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
1131 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
1132 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */
1133 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */
1134 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */
1135 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */
1136 AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */
1137 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */
1138 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */
1140 pinctrl_lcd_rgb777: lcd-rgb-3 {
1142 /* LCDDAT0 conflicts with TMS */
1143 <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
1144 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
1145 AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
1146 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
1147 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
1148 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
1149 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
1150 /* LCDDAT8 conflicts with TCK */
1151 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
1152 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
1153 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
1154 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
1155 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
1156 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
1157 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */
1158 /* LCDDAT16 conflicts with NTRST */
1159 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */
1160 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */
1161 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */
1162 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */
1163 AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */
1164 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */
1165 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */
1167 pinctrl_lcd_rgb888: lcd-rgb-4 {
1169 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD0 pin */
1170 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD1 pin */
1171 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD2 pin */
1172 AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD3 pin */
1173 AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD4 pin */
1174 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD5 pin */
1175 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD6 pin */
1176 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD7 pin */
1177 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD8 pin */
1178 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD9 pin */
1179 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD10 pin */
1180 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD11 pin */
1181 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD12 pin */
1182 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD13 pin */
1183 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD14 pin */
1184 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD15 pin */
1185 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD16 pin */
1186 AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD17 pin */
1187 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD18 pin */
1188 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD19 pin */
1189 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD20 pin */
1190 AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD21 pin */
1191 AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* LCDD22 pin */
1192 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* LCDD23 pin */
1197 pinctrl_macb0_rmii: macb0_rmii-0 {
1199 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX0 */
1200 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX1 */
1201 AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX0 */
1202 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX1 */
1203 AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXDV */
1204 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXER */
1205 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXEN */
1206 AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXCK */
1207 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDC */
1208 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDIO */
1214 pinctrl_macb1_rmii: macb1_rmii-0 {
1216 <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TX0 */
1217 AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TX1 */
1218 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RX0 */
1219 AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RX1 */
1220 AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RXDV */
1221 AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_RXER */
1222 AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TXEN */
1223 AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_TXCK */
1224 AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_MDC */
1225 AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* G1_MDIO */
1231 pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
1233 <AT91_PIOC 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* MCI0_CK, conflict with PCK1(ISI_MCK) */
1234 AT91_PIOC 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_CDA, conflict with NAND_D0 */
1235 AT91_PIOC 6 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA0, conflict with NAND_D1 */
1238 pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
1240 <AT91_PIOC 7 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA1, conflict with NAND_D2 */
1241 AT91_PIOC 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA2, conflict with NAND_D3 */
1242 AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA3, conflict with NAND_D4 */
1245 pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
1247 <AT91_PIOC 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA4, conflict with NAND_D5 */
1248 AT91_PIOC 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA5, conflict with NAND_D6 */
1249 AT91_PIOC 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA6, conflict with NAND_D7 */
1250 AT91_PIOC 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DA7, conflict with NAND_OE */
1256 pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
1258 <AT91_PIOE 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* MCI1_CK */
1259 AT91_PIOE 19 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_CDA */
1260 AT91_PIOE 20 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA0 */
1263 pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
1265 <AT91_PIOE 21 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA1 */
1266 AT91_PIOE 22 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA2 */
1267 AT91_PIOE 23 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA3 */
1273 pinctrl_nand: nand-0 {
1275 <AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A Read Enable */
1276 AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A Write Enable */
1278 AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC17 ALE */
1279 AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC18 CLE */
1281 AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC15 NCS3/Chip Enable */
1282 AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC16 NANDRDY */
1283 AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 Data bit 0 */
1284 AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 Data bit 1 */
1285 AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 Data bit 2 */
1286 AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 Data bit 3 */
1287 AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 Data bit 4 */
1288 AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 Data bit 5 */
1289 AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A Data bit 6 */
1290 AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC12 periph A Data bit 7 */
1295 pinctrl_spi0: spi0-0 {
1297 <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MISO */
1298 AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MOSI */
1299 AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_SPCK */
1305 pinctrl_ssc0_tx: ssc0_tx {
1307 <AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* TK0 */
1308 AT91_PIOB 31 AT91_PERIPH_B AT91_PINCTRL_NONE /* TF0 */
1309 AT91_PIOB 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TD0 */
1312 pinctrl_ssc0_rx: ssc0_rx {
1314 <AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* RK0 */
1315 AT91_PIOB 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* RF0 */
1316 AT91_PIOB 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* RD0 */
1321 pinctrl_ssc1_tx: ssc1_tx {
1323 <AT91_PIOC 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* TK1 */
1324 AT91_PIOC 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* TF1 */
1325 AT91_PIOC 21 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* TD1 */
1328 pinctrl_ssc1_rx: ssc1_rx {
1330 <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* RK1 */
1331 AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* RF1 */
1332 AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* RD1 */
1337 pinctrl_spi1: spi1-0 {
1339 <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_MISO */
1340 AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_MOSI */
1341 AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI1_SPCK */
1347 pinctrl_spi2: spi2-0 {
1349 <AT91_PIOD 11 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_MISO conflicts with RTS0 */
1350 AT91_PIOD 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_MOSI conflicts with TXD0 */
1351 AT91_PIOD 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* SPI2_SPCK conflicts with RTS1 */
1357 pinctrl_uart0: uart0-0 {
1359 <AT91_PIOE 29 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD */
1360 AT91_PIOE 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD */
1366 pinctrl_uart1: uart1-0 {
1368 <AT91_PIOC 25 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* RXD */
1369 AT91_PIOC 26 AT91_PERIPH_C AT91_PINCTRL_NONE /* TXD */
1375 pinctrl_usart0: usart0-0 {
1377 <AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* RXD */
1378 AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* TXD */
1381 pinctrl_usart0_rts: usart0_rts-0 {
1382 atmel,pins = <AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1384 pinctrl_usart0_cts: usart0_cts-0 {
1385 atmel,pins = <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1390 pinctrl_usart1: usart1-0 {
1392 <AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* RXD */
1393 AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* TXD */
1396 pinctrl_usart1_rts: usart1_rts-0 {
1397 atmel,pins = <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1399 pinctrl_usart1_cts: usart1_cts-0 {
1400 atmel,pins = <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE>;
1405 pinctrl_usart2: usart2-0 {
1407 <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD - conflicts with G0_CRS, ISI_HSYNC */
1408 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD - conflicts with G0_COL, PCK2 */
1411 pinctrl_usart2_rts: usart2_rts-0 {
1412 atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_RX3, PWMH1 */
1414 pinctrl_usart2_cts: usart2_cts-0 {
1415 atmel,pins = <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_TXER, ISI_VSYNC */
1420 pinctrl_usart3: usart3-0 {
1422 <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD */
1423 AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD */
1429 pinctrl_usart4: usart4-0 {
1431 <AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* RXD */
1432 AT91_PIOE 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* TXD */
1435 pinctrl_usart4_rts: usart4_rts-0 {
1436 atmel,pins = <AT91_PIOE 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with NWAIT, A19 */
1438 pinctrl_usart4_cts: usart4_cts-0 {
1439 atmel,pins = <AT91_PIOE 0 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with A0/NBS0, MCI0_CDB */
1444 aic: interrupt-controller@fc06e000 {
1445 #interrupt-cells = <3>;
1446 compatible = "atmel,sama5d4-aic";
1447 interrupt-controller;
1448 reg = <0xfc06e000 0x200>;
1449 atmel,external-irqs = <56>;