2 * sama5d2.dtsi - Device Tree Include file for SAMA5D2 family SoC
4 * Copyright (C) 2015 Atmel,
5 * 2015 Ludovic Desroches <ludovic.desroches@atmel.com>
7 * This file is dual-licensed: you can use it either under the terms
8 * of the GPL or the X11 license, at your option. Note that this dual
9 * licensing only applies to this file, and not this project as a
12 * a) This file is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of the
15 * License, or (at your option) any later version.
17 * This file is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
24 * b) Permission is hereby granted, free of charge, to any person
25 * obtaining a copy of this software and associated documentation
26 * files (the "Software"), to deal in the Software without
27 * restriction, including without limitation the rights to use,
28 * copy, modify, merge, publish, distribute, sublicense, and/or
29 * sell copies of the Software, and to permit persons to whom the
30 * Software is furnished to do so, subject to the following
33 * The above copyright notice and this permission notice shall be
34 * included in all copies or substantial portions of the Software.
36 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
37 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
38 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
39 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
40 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
41 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
42 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
43 * OTHER DEALINGS IN THE SOFTWARE.
46 #include "skeleton.dtsi"
47 #include <dt-bindings/dma/at91.h>
48 #include <dt-bindings/interrupt-controller/irq.h>
49 #include <dt-bindings/clock/at91.h>
52 model = "Atmel SAMA5D2 family SoC";
53 compatible = "atmel,sama5d2";
54 interrupt-parent = <&aic>;
69 compatible = "arm,cortex-a5";
71 next-level-cache = <&L2>;
76 compatible = "arm,cortex-a5-pmu";
77 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 0>;
81 compatible = "arm,coresight-etb10", "arm,primecell";
82 reg = <0x740000 0x1000>;
85 clock-names = "apb_pclk";
90 remote-endpoint = <&etm_out>;
96 compatible = "arm,coresight-etm3x", "arm,primecell";
97 reg = <0x73C000 0x1000>;
100 clock-names = "apb_pclk";
104 remote-endpoint = <&etb_in>;
110 reg = <0x20000000 0x20000000>;
114 slow_xtal: slow_xtal {
115 compatible = "fixed-clock";
117 clock-frequency = <0>;
120 main_xtal: main_xtal {
121 compatible = "fixed-clock";
123 clock-frequency = <0>;
127 ns_sram: sram@00200000 {
128 compatible = "mmio-sram";
129 reg = <0x00200000 0x20000>;
133 compatible = "simple-bus";
134 #address-cells = <1>;
138 usb0: gadget@00300000 {
139 #address-cells = <1>;
141 compatible = "atmel,sama5d3-udc";
142 reg = <0x00300000 0x100000
144 interrupts = <42 IRQ_TYPE_LEVEL_HIGH 2>;
145 clocks = <&udphs_clk>, <&utmi>;
146 clock-names = "pclk", "hclk";
151 atmel,fifo-size = <64>;
152 atmel,nb-banks = <1>;
157 atmel,fifo-size = <1024>;
158 atmel,nb-banks = <3>;
165 atmel,fifo-size = <1024>;
166 atmel,nb-banks = <3>;
173 atmel,fifo-size = <1024>;
174 atmel,nb-banks = <2>;
181 atmel,fifo-size = <1024>;
182 atmel,nb-banks = <2>;
189 atmel,fifo-size = <1024>;
190 atmel,nb-banks = <2>;
197 atmel,fifo-size = <1024>;
198 atmel,nb-banks = <2>;
205 atmel,fifo-size = <1024>;
206 atmel,nb-banks = <2>;
213 atmel,fifo-size = <1024>;
214 atmel,nb-banks = <2>;
220 atmel,fifo-size = <1024>;
221 atmel,nb-banks = <2>;
227 atmel,fifo-size = <1024>;
228 atmel,nb-banks = <2>;
234 atmel,fifo-size = <1024>;
235 atmel,nb-banks = <2>;
241 atmel,fifo-size = <1024>;
242 atmel,nb-banks = <2>;
248 atmel,fifo-size = <1024>;
249 atmel,nb-banks = <2>;
255 atmel,fifo-size = <1024>;
256 atmel,nb-banks = <2>;
262 atmel,fifo-size = <1024>;
263 atmel,nb-banks = <2>;
268 usb1: ohci@00400000 {
269 compatible = "atmel,sama5d2-ohci", "usb-ohci";
270 reg = <0x00400000 0x100000>;
271 interrupts = <41 IRQ_TYPE_LEVEL_HIGH 2>;
272 clocks = <&uhphs_clk>, <&uhphs_clk>, <&uhpck>;
273 clock-names = "ohci_clk", "hclk", "uhpck";
277 usb2: ehci@00500000 {
278 compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
279 reg = <0x00500000 0x100000>;
280 interrupts = <41 IRQ_TYPE_LEVEL_HIGH 2>;
281 clocks = <&utmi>, <&uhphs_clk>;
282 clock-names = "usb_clk", "ehci_clk";
286 L2: cache-controller@00a00000 {
287 compatible = "arm,pl310-cache";
288 reg = <0x00a00000 0x1000>;
289 interrupts = <63 IRQ_TYPE_LEVEL_HIGH 4>;
294 nand0: nand@80000000 {
295 compatible = "atmel,sama5d2-nand";
296 #address-cells = <1>;
299 reg = < /* EBI CS3 */
300 0x80000000 0x08000000
302 0xf8014070 0x00000490
303 /* SMC PMECC Error Location regs */
304 0xf8014500 0x00000200
305 /* ROM Galois tables */
306 0x00040000 0x00018000
308 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 6>;
309 atmel,nand-addr-offset = <21>;
310 atmel,nand-cmd-offset = <22>;
313 atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
317 compatible = "atmel,sama5d3-nfc";
318 #address-cells = <1>;
320 reg = < /* NFC Command Registers */
321 0xc0000000 0x08000000
323 0xf8014000 0x00000070
325 0x00100000 0x00100000
327 clocks = <&hsmc_clk>;
332 sdmmc0: sdio-host@a0000000 {
333 compatible = "atmel,sama5d2-sdhci";
334 reg = <0xa0000000 0x300>;
335 interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
336 clocks = <&sdmmc0_hclk>, <&sdmmc0_gclk>, <&main>;
337 clock-names = "hclock", "multclk", "baseclk";
341 sdmmc1: sdio-host@b0000000 {
342 compatible = "atmel,sama5d2-sdhci";
343 reg = <0xb0000000 0x300>;
344 interrupts = <32 IRQ_TYPE_LEVEL_HIGH 0>;
345 clocks = <&sdmmc1_hclk>, <&sdmmc1_gclk>, <&main>;
346 clock-names = "hclock", "multclk", "baseclk";
351 compatible = "simple-bus";
352 #address-cells = <1>;
356 hlcdc: hlcdc@f0000000 {
357 compatible = "atmel,sama5d2-hlcdc";
358 reg = <0xf0000000 0x2000>;
359 interrupts = <45 IRQ_TYPE_LEVEL_HIGH 0>;
360 clocks = <&lcdc_clk>, <&lcdck>, <&clk32k>;
361 clock-names = "periph_clk","sys_clk", "slow_clk";
364 hlcdc-display-controller {
365 compatible = "atmel,hlcdc-display-controller";
366 #address-cells = <1>;
370 #address-cells = <1>;
376 hlcdc_pwm: hlcdc-pwm {
377 compatible = "atmel,hlcdc-pwm";
382 ramc0: ramc@f000c000 {
383 compatible = "atmel,sama5d3-ddramc";
384 reg = <0xf000c000 0x200>;
385 clocks = <&ddrck>, <&mpddr_clk>;
386 clock-names = "ddrck", "mpddr";
389 dma0: dma-controller@f0010000 {
390 compatible = "atmel,sama5d4-dma";
391 reg = <0xf0010000 0x1000>;
392 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 0>;
394 clocks = <&dma0_clk>;
395 clock-names = "dma_clk";
399 compatible = "atmel,sama5d2-pmc", "syscon";
400 reg = <0xf0014000 0x160>;
401 interrupts = <74 IRQ_TYPE_LEVEL_HIGH 7>;
402 interrupt-controller;
403 #address-cells = <1>;
405 #interrupt-cells = <1>;
407 main_rc_osc: main_rc_osc {
408 compatible = "atmel,at91sam9x5-clk-main-rc-osc";
410 interrupt-parent = <&pmc>;
411 interrupts = <AT91_PMC_MOSCRCS>;
412 clock-frequency = <12000000>;
413 clock-accuracy = <100000000>;
417 compatible = "atmel,at91rm9200-clk-main-osc";
419 interrupt-parent = <&pmc>;
420 interrupts = <AT91_PMC_MOSCS>;
421 clocks = <&main_xtal>;
425 compatible = "atmel,at91sam9x5-clk-main";
427 interrupt-parent = <&pmc>;
428 interrupts = <AT91_PMC_MOSCSELS>;
429 clocks = <&main_rc_osc &main_osc>;
433 compatible = "atmel,sama5d3-clk-pll";
435 interrupt-parent = <&pmc>;
436 interrupts = <AT91_PMC_LOCKA>;
439 atmel,clk-input-range = <12000000 12000000>;
440 #atmel,pll-clk-output-range-cells = <4>;
441 atmel,pll-clk-output-ranges = <600000000 1200000000 0 0>;
445 compatible = "atmel,at91sam9x5-clk-plldiv";
451 compatible = "atmel,at91sam9x5-clk-utmi";
453 interrupt-parent = <&pmc>;
454 interrupts = <AT91_PMC_LOCKU>;
459 compatible = "atmel,at91sam9x5-clk-master";
461 interrupt-parent = <&pmc>;
462 interrupts = <AT91_PMC_MCKRDY>;
463 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
464 atmel,clk-output-range = <124000000 166000000>;
465 atmel,clk-divisors = <1 2 4 3>;
470 compatible = "atmel,sama5d4-clk-h32mx";
475 compatible = "atmel,at91sam9x5-clk-usb";
477 clocks = <&plladiv>, <&utmi>;
481 compatible = "atmel,at91sam9x5-clk-programmable";
482 #address-cells = <1>;
484 interrupt-parent = <&pmc>;
485 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
490 interrupts = <AT91_PMC_PCKRDY(0)>;
496 interrupts = <AT91_PMC_PCKRDY(1)>;
502 interrupts = <AT91_PMC_PCKRDY(2)>;
507 compatible = "atmel,at91rm9200-clk-system";
508 #address-cells = <1>;
561 compatible = "atmel,at91sam9x5-clk-peripheral";
562 #address-cells = <1>;
566 macb0_clk: macb0_clk {
569 atmel,clk-output-range = <0 83000000>;
575 atmel,clk-output-range = <0 83000000>;
578 matrix1_clk: matrix1_clk {
591 atmel,clk-output-range = <0 83000000>;
597 atmel,clk-output-range = <0 83000000>;
603 atmel,clk-output-range = <0 83000000>;
609 atmel,clk-output-range = <0 83000000>;
615 atmel,clk-output-range = <0 83000000>;
621 atmel,clk-output-range = <0 83000000>;
624 uart0_clk: uart0_clk {
627 atmel,clk-output-range = <0 83000000>;
630 uart1_clk: uart1_clk {
633 atmel,clk-output-range = <0 83000000>;
636 uart2_clk: uart2_clk {
639 atmel,clk-output-range = <0 83000000>;
642 uart3_clk: uart3_clk {
645 atmel,clk-output-range = <0 83000000>;
648 uart4_clk: uart4_clk {
651 atmel,clk-output-range = <0 83000000>;
657 atmel,clk-output-range = <0 83000000>;
663 atmel,clk-output-range = <0 83000000>;
669 atmel,clk-output-range = <0 83000000>;
675 atmel,clk-output-range = <0 83000000>;
681 atmel,clk-output-range = <0 83000000>;
687 atmel,clk-output-range = <0 83000000>;
693 atmel,clk-output-range = <0 83000000>;
699 atmel,clk-output-range = <0 83000000>;
702 uhphs_clk: uhphs_clk {
705 atmel,clk-output-range = <0 83000000>;
708 udphs_clk: udphs_clk {
711 atmel,clk-output-range = <0 83000000>;
717 atmel,clk-output-range = <0 83000000>;
723 atmel,clk-output-range = <0 83000000>;
729 atmel,clk-output-range = <0 83000000>;
732 pdmic_clk: pdmic_clk {
735 atmel,clk-output-range = <0 83000000>;
738 securam_clk: securam_clk {
746 atmel,clk-output-range = <0 83000000>;
752 atmel,clk-output-range = <0 83000000>;
755 classd_clk: classd_clk {
758 atmel,clk-output-range = <0 83000000>;
763 compatible = "atmel,at91sam9x5-clk-peripheral";
764 #address-cells = <1>;
793 mpddr_clk: mpddr_clk {
798 matrix0_clk: matrix0_clk {
803 sdmmc0_hclk: sdmmc0_hclk {
808 sdmmc1_hclk: sdmmc1_hclk {
823 qspi0_clk: qspi0_clk {
828 qspi1_clk: qspi1_clk {
835 compatible = "atmel,sama5d2-clk-generated";
836 #address-cells = <1>;
838 interrupt-parent = <&pmc>;
839 clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>;
841 sdmmc0_gclk: sdmmc0_gclk {
846 sdmmc1_gclk: sdmmc1_gclk {
851 tcb0_gclk: tcb0_gclk {
854 atmel,clk-output-range = <0 83000000>;
857 tcb1_gclk: tcb1_gclk {
860 atmel,clk-output-range = <0 83000000>;
866 atmel,clk-output-range = <0 83000000>;
869 pdmic_gclk: pdmic_gclk {
874 i2s0_gclk: i2s0_gclk {
879 i2s1_gclk: i2s1_gclk {
887 compatible = "atmel,at91sam9g46-sha";
888 reg = <0xf0028000 0x100>;
889 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
891 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
892 AT91_XDMAC_DT_PERID(30))>;
895 clock-names = "sha_clk";
900 compatible = "atmel,at91sam9g46-aes";
901 reg = <0xf002c000 0x100>;
902 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 0>;
904 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
905 AT91_XDMAC_DT_PERID(26))>,
907 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
908 AT91_XDMAC_DT_PERID(27))>;
909 dma-names = "tx", "rx";
911 clock-names = "aes_clk";
916 compatible = "atmel,at91rm9200-spi";
917 reg = <0xf8000000 0x100>;
918 interrupts = <33 IRQ_TYPE_LEVEL_HIGH 7>;
920 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
921 AT91_XDMAC_DT_PERID(6))>,
923 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
924 AT91_XDMAC_DT_PERID(7))>;
925 dma-names = "tx", "rx";
926 clocks = <&spi0_clk>;
927 clock-names = "spi_clk";
928 atmel,fifo-size = <16>;
929 #address-cells = <1>;
934 macb0: ethernet@f8008000 {
935 compatible = "atmel,sama5d2-gem";
936 reg = <0xf8008000 0x1000>;
937 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 3 /* Queue 0 */
938 66 IRQ_TYPE_LEVEL_HIGH 3 /* Queue 1 */
939 67 IRQ_TYPE_LEVEL_HIGH 3>; /* Queue 2 */
940 #address-cells = <1>;
942 clocks = <&macb0_clk>, <&macb0_clk>;
943 clock-names = "hclk", "pclk";
947 tcb0: timer@f800c000 {
948 compatible = "atmel,at91sam9x5-tcb";
949 reg = <0xf800c000 0x100>;
950 interrupts = <35 IRQ_TYPE_LEVEL_HIGH 0>;
951 clocks = <&tcb0_clk>, <&clk32k>;
952 clock-names = "t0_clk", "slow_clk";
955 tcb1: timer@f8010000 {
956 compatible = "atmel,at91sam9x5-tcb";
957 reg = <0xf8010000 0x100>;
958 interrupts = <36 IRQ_TYPE_LEVEL_HIGH 0>;
959 clocks = <&tcb1_clk>, <&clk32k>;
960 clock-names = "t0_clk", "slow_clk";
963 pdmic: pdmic@f8018000 {
964 compatible = "atmel,sama5d2-pdmic";
965 reg = <0xf8018000 0x124>;
966 interrupts = <48 IRQ_TYPE_LEVEL_HIGH 7>;
968 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1)
969 | AT91_XDMAC_DT_PERID(50))>;
971 clocks = <&pdmic_clk>, <&pdmic_gclk>;
972 clock-names = "pclk", "gclk";
976 uart0: serial@f801c000 {
977 compatible = "atmel,at91sam9260-usart";
978 reg = <0xf801c000 0x100>;
979 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 7>;
981 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
982 AT91_XDMAC_DT_PERID(35))>,
984 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
985 AT91_XDMAC_DT_PERID(36))>;
986 dma-names = "tx", "rx";
987 clocks = <&uart0_clk>;
988 clock-names = "usart";
992 uart1: serial@f8020000 {
993 compatible = "atmel,at91sam9260-usart";
994 reg = <0xf8020000 0x100>;
995 interrupts = <25 IRQ_TYPE_LEVEL_HIGH 7>;
997 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
998 AT91_XDMAC_DT_PERID(37))>,
1000 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1001 AT91_XDMAC_DT_PERID(38))>;
1002 dma-names = "tx", "rx";
1003 clocks = <&uart1_clk>;
1004 clock-names = "usart";
1005 status = "disabled";
1008 uart2: serial@f8024000 {
1009 compatible = "atmel,at91sam9260-usart";
1010 reg = <0xf8024000 0x100>;
1011 interrupts = <26 IRQ_TYPE_LEVEL_HIGH 7>;
1013 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1014 AT91_XDMAC_DT_PERID(39))>,
1016 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1017 AT91_XDMAC_DT_PERID(40))>;
1018 dma-names = "tx", "rx";
1019 clocks = <&uart2_clk>;
1020 clock-names = "usart";
1021 status = "disabled";
1024 i2c0: i2c@f8028000 {
1025 compatible = "atmel,sama5d2-i2c";
1026 reg = <0xf8028000 0x100>;
1027 interrupts = <29 IRQ_TYPE_LEVEL_HIGH 7>;
1029 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1030 AT91_XDMAC_DT_PERID(0))>,
1032 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1033 AT91_XDMAC_DT_PERID(1))>;
1034 dma-names = "tx", "rx";
1035 #address-cells = <1>;
1037 clocks = <&twi0_clk>;
1038 atmel,fifo-size = <16>;
1039 status = "disabled";
1043 compatible = "atmel,sama5d2-sfr", "syscon";
1044 reg = <0xf8030000 0x98>;
1047 flx0: flexcom@f8034000 {
1048 compatible = "atmel,sama5d2-flexcom";
1049 reg = <0xf8034000 0x200>;
1050 clocks = <&flx0_clk>;
1051 #address-cells = <1>;
1053 ranges = <0x0 0xf8034000 0x800>;
1054 status = "disabled";
1057 flx1: flexcom@f8038000 {
1058 compatible = "atmel,sama5d2-flexcom";
1059 reg = <0xf8038000 0x200>;
1060 clocks = <&flx1_clk>;
1061 #address-cells = <1>;
1063 ranges = <0x0 0xf8038000 0x800>;
1064 status = "disabled";
1067 securam: sram@f8044000 {
1068 compatible = "atmel,sama5d2-securam", "mmio-sram";
1069 reg = <0xf8044000 0x1420>;
1070 clocks = <&securam_clk>;
1071 #address-cells = <1>;
1073 ranges = <0 0xf8044000 0x1420>;
1077 compatible = "atmel,sama5d3-rstc";
1078 reg = <0xf8048000 0x10>;
1083 compatible = "atmel,sama5d2-shdwc";
1084 reg = <0xf8048010 0x10>;
1086 #address-cells = <1>;
1088 atmel,wakeup-rtc-timer;
1091 pit: timer@f8048030 {
1092 compatible = "atmel,at91sam9260-pit";
1093 reg = <0xf8048030 0x10>;
1094 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
1099 compatible = "atmel,sama5d4-wdt";
1100 reg = <0xf8048040 0x10>;
1101 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 7>;
1103 status = "disabled";
1106 clk32k: sckc@f8048050 {
1107 compatible = "atmel,sama5d4-sckc";
1108 reg = <0xf8048050 0x4>;
1110 clocks = <&slow_xtal>;
1115 compatible = "atmel,at91rm9200-rtc";
1116 reg = <0xf80480b0 0x30>;
1117 interrupts = <74 IRQ_TYPE_LEVEL_HIGH 7>;
1121 spi1: spi@fc000000 {
1122 compatible = "atmel,at91rm9200-spi";
1123 reg = <0xfc000000 0x100>;
1124 interrupts = <34 IRQ_TYPE_LEVEL_HIGH 7>;
1126 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1127 AT91_XDMAC_DT_PERID(8))>,
1129 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1130 AT91_XDMAC_DT_PERID(9))>;
1131 dma-names = "tx", "rx";
1132 clocks = <&spi1_clk>;
1133 clock-names = "spi_clk";
1134 atmel,fifo-size = <16>;
1135 #address-cells = <1>;
1137 status = "disabled";
1140 uart3: serial@fc008000 {
1141 compatible = "atmel,at91sam9260-usart";
1142 reg = <0xfc008000 0x100>;
1143 interrupts = <27 IRQ_TYPE_LEVEL_HIGH 7>;
1145 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1146 AT91_XDMAC_DT_PERID(41))>,
1148 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1149 AT91_XDMAC_DT_PERID(42))>;
1150 dma-names = "tx", "rx";
1151 clocks = <&uart3_clk>;
1152 clock-names = "usart";
1153 status = "disabled";
1156 uart4: serial@fc00c000 {
1157 compatible = "atmel,at91sam9260-usart";
1158 reg = <0xfc00c000 0x100>;
1160 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1161 AT91_XDMAC_DT_PERID(43))>,
1163 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1164 AT91_XDMAC_DT_PERID(44))>;
1165 dma-names = "tx", "rx";
1166 interrupts = <28 IRQ_TYPE_LEVEL_HIGH 7>;
1167 clocks = <&uart4_clk>;
1168 clock-names = "usart";
1169 status = "disabled";
1172 flx2: flexcom@fc010000 {
1173 compatible = "atmel,sama5d2-flexcom";
1174 reg = <0xfc010000 0x200>;
1175 clocks = <&flx2_clk>;
1176 #address-cells = <1>;
1178 ranges = <0x0 0xfc010000 0x800>;
1179 status = "disabled";
1182 flx3: flexcom@fc014000 {
1183 compatible = "atmel,sama5d2-flexcom";
1184 reg = <0xfc014000 0x200>;
1185 clocks = <&flx3_clk>;
1186 #address-cells = <1>;
1188 ranges = <0x0 0xfc014000 0x800>;
1189 status = "disabled";
1192 flx4: flexcom@fc018000 {
1193 compatible = "atmel,sama5d2-flexcom";
1194 reg = <0xfc018000 0x200>;
1195 clocks = <&flx4_clk>;
1196 #address-cells = <1>;
1198 ranges = <0x0 0xfc018000 0x800>;
1199 status = "disabled";
1203 compatible = "atmel,at91sam9g45-trng";
1204 reg = <0xfc01c000 0x100>;
1205 interrupts = <47 IRQ_TYPE_LEVEL_HIGH 0>;
1206 clocks = <&trng_clk>;
1209 aic: interrupt-controller@fc020000 {
1210 #interrupt-cells = <3>;
1211 compatible = "atmel,sama5d2-aic";
1212 interrupt-controller;
1213 reg = <0xfc020000 0x200>;
1214 atmel,external-irqs = <49>;
1217 i2c1: i2c@fc028000 {
1218 compatible = "atmel,sama5d2-i2c";
1219 reg = <0xfc028000 0x100>;
1220 interrupts = <30 IRQ_TYPE_LEVEL_HIGH 7>;
1222 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1223 AT91_XDMAC_DT_PERID(2))>,
1225 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1226 AT91_XDMAC_DT_PERID(3))>;
1227 dma-names = "tx", "rx";
1228 #address-cells = <1>;
1230 clocks = <&twi1_clk>;
1231 atmel,fifo-size = <16>;
1232 status = "disabled";
1236 compatible = "atmel,sama5d2-adc";
1237 reg = <0xfc030000 0x100>;
1238 interrupts = <40 IRQ_TYPE_LEVEL_HIGH 7>;
1239 clocks = <&adc_clk>;
1240 clock-names = "adc_clk";
1241 atmel,min-sample-rate-hz = <200000>;
1242 atmel,max-sample-rate-hz = <20000000>;
1243 atmel,startup-time-ms = <4>;
1244 status = "disabled";
1247 pioA: pinctrl@fc038000 {
1248 compatible = "atmel,sama5d2-pinctrl";
1249 reg = <0xfc038000 0x600>;
1250 interrupts = <18 IRQ_TYPE_LEVEL_HIGH 7>,
1251 <68 IRQ_TYPE_LEVEL_HIGH 7>,
1252 <69 IRQ_TYPE_LEVEL_HIGH 7>,
1253 <70 IRQ_TYPE_LEVEL_HIGH 7>;
1254 interrupt-controller;
1255 #interrupt-cells = <2>;
1258 clocks = <&pioA_clk>;
1262 compatible = "atmel,sama5d2-secumod", "syscon";
1263 reg = <0xfc040000 0x100>;
1267 compatible = "atmel,at91sam9g46-tdes";
1268 reg = <0xfc044000 0x100>;
1269 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 0>;
1271 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1272 AT91_XDMAC_DT_PERID(28))>,
1274 (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
1275 AT91_XDMAC_DT_PERID(29))>;
1276 dma-names = "tx", "rx";
1277 clocks = <&tdes_clk>;
1278 clock-names = "tdes_clk";
1283 compatible = "atmel,sama5d2-chipid";
1284 reg = <0xfc069000 0x8>;