1 // SPDX-License-Identifier: GPL-2.0
4 #include "skeleton.dtsi"
5 #include <dt-bindings/clock/qcom,gcc-msm8960.h>
6 #include <dt-bindings/reset/qcom,gcc-msm8960.h>
7 #include <dt-bindings/clock/qcom,mmcc-msm8960.h>
8 #include <dt-bindings/clock/qcom,rpmcc.h>
9 #include <dt-bindings/soc/qcom,gsbi.h>
10 #include <dt-bindings/interrupt-controller/irq.h>
11 #include <dt-bindings/interrupt-controller/arm-gic.h>
13 model = "Qualcomm APQ8064";
14 compatible = "qcom,apq8064";
15 interrupt-parent = <&intc>;
22 smem_region: smem@80000000 {
23 reg = <0x80000000 0x200000>;
27 wcnss_mem: wcnss@8f000000 {
28 reg = <0x8f000000 0x700000>;
38 compatible = "qcom,krait";
39 enable-method = "qcom,kpss-acc-v1";
42 next-level-cache = <&L2>;
45 cpu-idle-states = <&CPU_SPC>;
49 compatible = "qcom,krait";
50 enable-method = "qcom,kpss-acc-v1";
53 next-level-cache = <&L2>;
56 cpu-idle-states = <&CPU_SPC>;
60 compatible = "qcom,krait";
61 enable-method = "qcom,kpss-acc-v1";
64 next-level-cache = <&L2>;
67 cpu-idle-states = <&CPU_SPC>;
71 compatible = "qcom,krait";
72 enable-method = "qcom,kpss-acc-v1";
75 next-level-cache = <&L2>;
78 cpu-idle-states = <&CPU_SPC>;
88 compatible = "qcom,idle-state-spc",
90 entry-latency-us = <400>;
91 exit-latency-us = <900>;
92 min-residency-us = <3000>;
99 polling-delay-passive = <250>;
100 polling-delay = <1000>;
102 thermal-sensors = <&gcc 7>;
103 coefficients = <1199 0>;
107 temperature = <75000>;
112 temperature = <110000>;
120 polling-delay-passive = <250>;
121 polling-delay = <1000>;
123 thermal-sensors = <&gcc 8>;
124 coefficients = <1132 0>;
128 temperature = <75000>;
133 temperature = <110000>;
141 polling-delay-passive = <250>;
142 polling-delay = <1000>;
144 thermal-sensors = <&gcc 9>;
145 coefficients = <1199 0>;
149 temperature = <75000>;
154 temperature = <110000>;
162 polling-delay-passive = <250>;
163 polling-delay = <1000>;
165 thermal-sensors = <&gcc 10>;
166 coefficients = <1132 0>;
170 temperature = <75000>;
175 temperature = <110000>;
184 compatible = "qcom,krait-pmu";
185 interrupts = <1 10 0x304>;
189 cxo_board: cxo_board {
190 compatible = "fixed-clock";
192 clock-frequency = <19200000>;
196 compatible = "fixed-clock";
198 clock-frequency = <27000000>;
201 sleep_clk: sleep_clk {
202 compatible = "fixed-clock";
204 clock-frequency = <32768>;
208 sfpb_mutex: hwmutex {
209 compatible = "qcom,sfpb-mutex";
210 syscon = <&sfpb_wrapper_mutex 0x604 0x4>;
215 compatible = "qcom,smem";
216 memory-region = <&smem_region>;
218 hwlocks = <&sfpb_mutex 3>;
222 compatible = "qcom,smd";
225 interrupts = <0 37 IRQ_TYPE_EDGE_RISING>;
227 qcom,ipc = <&l2cc 8 3>;
234 interrupts = <0 90 IRQ_TYPE_EDGE_RISING>;
236 qcom,ipc = <&l2cc 8 15>;
243 interrupts = <0 138 IRQ_TYPE_EDGE_RISING>;
245 qcom,ipc = <&sps_sic_non_secure 0x4080 0>;
252 interrupts = <0 198 IRQ_TYPE_EDGE_RISING>;
254 qcom,ipc = <&l2cc 8 25>;
262 compatible = "qcom,smsm";
264 #address-cells = <1>;
267 qcom,ipc-1 = <&l2cc 8 4>;
268 qcom,ipc-2 = <&l2cc 8 14>;
269 qcom,ipc-3 = <&l2cc 8 23>;
270 qcom,ipc-4 = <&sps_sic_non_secure 0x4094 0>;
274 #qcom,smem-state-cells = <1>;
277 modem_smsm: modem@1 {
279 interrupts = <0 38 IRQ_TYPE_EDGE_RISING>;
281 interrupt-controller;
282 #interrupt-cells = <2>;
287 interrupts = <0 89 IRQ_TYPE_EDGE_RISING>;
289 interrupt-controller;
290 #interrupt-cells = <2>;
293 wcnss_smsm: wcnss@3 {
295 interrupts = <0 204 IRQ_TYPE_EDGE_RISING>;
297 interrupt-controller;
298 #interrupt-cells = <2>;
303 interrupts = <0 137 IRQ_TYPE_EDGE_RISING>;
305 interrupt-controller;
306 #interrupt-cells = <2>;
312 compatible = "qcom,scm-apq8064";
314 clocks = <&rpmcc RPM_DAYTONA_FABRIC_CLK>;
315 clock-names = "core";
320 #address-cells = <1>;
323 compatible = "simple-bus";
325 tlmm_pinmux: pinctrl@800000 {
326 compatible = "qcom,apq8064-pinctrl";
327 reg = <0x800000 0x4000>;
331 interrupt-controller;
332 #interrupt-cells = <2>;
333 interrupts = <0 16 IRQ_TYPE_LEVEL_HIGH>;
335 pinctrl-names = "default";
336 pinctrl-0 = <&ps_hold>;
339 sfpb_wrapper_mutex: syscon@1200000 {
340 compatible = "syscon";
341 reg = <0x01200000 0x8000>;
344 intc: interrupt-controller@2000000 {
345 compatible = "qcom,msm-qgic2";
346 interrupt-controller;
347 #interrupt-cells = <3>;
348 reg = <0x02000000 0x1000>,
353 compatible = "qcom,kpss-timer",
354 "qcom,kpss-wdt-apq8064", "qcom,msm-timer";
355 interrupts = <1 1 0x301>,
358 reg = <0x0200a000 0x100>;
359 clock-frequency = <27000000>,
361 cpu-offset = <0x80000>;
364 acc0: clock-controller@2088000 {
365 compatible = "qcom,kpss-acc-v1";
366 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
369 acc1: clock-controller@2098000 {
370 compatible = "qcom,kpss-acc-v1";
371 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
374 acc2: clock-controller@20a8000 {
375 compatible = "qcom,kpss-acc-v1";
376 reg = <0x020a8000 0x1000>, <0x02008000 0x1000>;
379 acc3: clock-controller@20b8000 {
380 compatible = "qcom,kpss-acc-v1";
381 reg = <0x020b8000 0x1000>, <0x02008000 0x1000>;
384 saw0: power-controller@2089000 {
385 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
386 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
390 saw1: power-controller@2099000 {
391 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
392 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
396 saw2: power-controller@20a9000 {
397 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
398 reg = <0x020a9000 0x1000>, <0x02009000 0x1000>;
402 saw3: power-controller@20b9000 {
403 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
404 reg = <0x020b9000 0x1000>, <0x02009000 0x1000>;
408 sps_sic_non_secure: sps-sic-non-secure@12100000 {
409 compatible = "syscon";
410 reg = <0x12100000 0x10000>;
413 gsbi1: gsbi@12440000 {
415 compatible = "qcom,gsbi-v1.0.0";
417 reg = <0x12440000 0x100>;
418 clocks = <&gcc GSBI1_H_CLK>;
419 clock-names = "iface";
420 #address-cells = <1>;
424 syscon-tcsr = <&tcsr>;
426 gsbi1_serial: serial@12450000 {
427 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
428 reg = <0x12450000 0x100>,
430 interrupts = <0 193 0x0>;
431 clocks = <&gcc GSBI1_UART_CLK>, <&gcc GSBI1_H_CLK>;
432 clock-names = "core", "iface";
436 gsbi1_i2c: i2c@12460000 {
437 compatible = "qcom,i2c-qup-v1.1.1";
438 pinctrl-0 = <&i2c1_pins>;
439 pinctrl-1 = <&i2c1_pins_sleep>;
440 pinctrl-names = "default", "sleep";
441 reg = <0x12460000 0x1000>;
442 interrupts = <0 194 IRQ_TYPE_NONE>;
443 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
444 clock-names = "core", "iface";
445 #address-cells = <1>;
451 gsbi2: gsbi@12480000 {
453 compatible = "qcom,gsbi-v1.0.0";
455 reg = <0x12480000 0x100>;
456 clocks = <&gcc GSBI2_H_CLK>;
457 clock-names = "iface";
458 #address-cells = <1>;
462 syscon-tcsr = <&tcsr>;
464 gsbi2_i2c: i2c@124a0000 {
465 compatible = "qcom,i2c-qup-v1.1.1";
466 reg = <0x124a0000 0x1000>;
467 pinctrl-0 = <&i2c2_pins>;
468 pinctrl-1 = <&i2c2_pins_sleep>;
469 pinctrl-names = "default", "sleep";
470 interrupts = <0 196 IRQ_TYPE_NONE>;
471 clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>;
472 clock-names = "core", "iface";
473 #address-cells = <1>;
478 gsbi3: gsbi@16200000 {
480 compatible = "qcom,gsbi-v1.0.0";
482 reg = <0x16200000 0x100>;
483 clocks = <&gcc GSBI3_H_CLK>;
484 clock-names = "iface";
485 #address-cells = <1>;
488 gsbi3_i2c: i2c@16280000 {
489 compatible = "qcom,i2c-qup-v1.1.1";
490 pinctrl-0 = <&i2c3_pins>;
491 pinctrl-1 = <&i2c3_pins_sleep>;
492 pinctrl-names = "default", "sleep";
493 reg = <0x16280000 0x1000>;
494 interrupts = <GIC_SPI 151 IRQ_TYPE_NONE>;
495 clocks = <&gcc GSBI3_QUP_CLK>,
497 clock-names = "core", "iface";
498 #address-cells = <1>;
503 gsbi4: gsbi@16300000 {
505 compatible = "qcom,gsbi-v1.0.0";
507 reg = <0x16300000 0x03>;
508 clocks = <&gcc GSBI4_H_CLK>;
509 clock-names = "iface";
510 #address-cells = <1>;
514 gsbi4_i2c: i2c@16380000 {
515 compatible = "qcom,i2c-qup-v1.1.1";
516 pinctrl-0 = <&i2c4_pins>;
517 pinctrl-1 = <&i2c4_pins_sleep>;
518 pinctrl-names = "default", "sleep";
519 reg = <0x16380000 0x1000>;
520 interrupts = <GIC_SPI 153 IRQ_TYPE_NONE>;
521 clocks = <&gcc GSBI4_QUP_CLK>,
523 clock-names = "core", "iface";
527 gsbi5: gsbi@1a200000 {
529 compatible = "qcom,gsbi-v1.0.0";
531 reg = <0x1a200000 0x03>;
532 clocks = <&gcc GSBI5_H_CLK>;
533 clock-names = "iface";
534 #address-cells = <1>;
538 gsbi5_serial: serial@1a240000 {
539 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
540 reg = <0x1a240000 0x100>,
542 interrupts = <0 154 0x0>;
543 clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>;
544 clock-names = "core", "iface";
548 gsbi5_spi: spi@1a280000 {
549 compatible = "qcom,spi-qup-v1.1.1";
550 reg = <0x1a280000 0x1000>;
551 interrupts = <0 155 0>;
552 pinctrl-0 = <&spi5_default>;
553 pinctrl-1 = <&spi5_sleep>;
554 pinctrl-names = "default", "sleep";
555 clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>;
556 clock-names = "core", "iface";
558 #address-cells = <1>;
563 gsbi6: gsbi@16500000 {
565 compatible = "qcom,gsbi-v1.0.0";
567 reg = <0x16500000 0x03>;
568 clocks = <&gcc GSBI6_H_CLK>;
569 clock-names = "iface";
570 #address-cells = <1>;
574 gsbi6_serial: serial@16540000 {
575 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
576 reg = <0x16540000 0x100>,
578 interrupts = <0 156 0x0>;
579 clocks = <&gcc GSBI6_UART_CLK>, <&gcc GSBI6_H_CLK>;
580 clock-names = "core", "iface";
584 gsbi6_i2c: i2c@16580000 {
585 compatible = "qcom,i2c-qup-v1.1.1";
586 pinctrl-0 = <&i2c6_pins>;
587 pinctrl-1 = <&i2c6_pins_sleep>;
588 pinctrl-names = "default", "sleep";
589 reg = <0x16580000 0x1000>;
590 interrupts = <GIC_SPI 157 IRQ_TYPE_NONE>;
591 clocks = <&gcc GSBI6_QUP_CLK>,
593 clock-names = "core", "iface";
597 gsbi7: gsbi@16600000 {
599 compatible = "qcom,gsbi-v1.0.0";
601 reg = <0x16600000 0x100>;
602 clocks = <&gcc GSBI7_H_CLK>;
603 clock-names = "iface";
604 #address-cells = <1>;
607 syscon-tcsr = <&tcsr>;
609 gsbi7_serial: serial@16640000 {
610 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
611 reg = <0x16640000 0x1000>,
613 interrupts = <0 158 0x0>;
614 clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>;
615 clock-names = "core", "iface";
619 gsbi7_i2c: i2c@16680000 {
620 compatible = "qcom,i2c-qup-v1.1.1";
621 pinctrl-0 = <&i2c7_pins>;
622 pinctrl-1 = <&i2c7_pins_sleep>;
623 pinctrl-names = "default", "sleep";
624 reg = <0x16680000 0x1000>;
625 interrupts = <GIC_SPI 159 IRQ_TYPE_NONE>;
626 clocks = <&gcc GSBI7_QUP_CLK>,
628 clock-names = "core", "iface";
634 compatible = "qcom,prng";
635 reg = <0x1a500000 0x200>;
636 clocks = <&gcc PRNG_CLK>;
637 clock-names = "core";
641 compatible = "qcom,ssbi";
642 reg = <0x00c00000 0x1000>;
643 qcom,controller-type = "pmic-arbiter";
646 compatible = "qcom,pm8821";
647 interrupt-parent = <&tlmm_pinmux>;
648 interrupts = <76 IRQ_TYPE_LEVEL_LOW>;
649 #interrupt-cells = <2>;
650 interrupt-controller;
651 #address-cells = <1>;
654 pm8821_mpps: mpps@50 {
655 compatible = "qcom,pm8821-mpp", "qcom,ssbi-mpp";
657 interrupts = <24 IRQ_TYPE_NONE>,
668 compatible = "qcom,ssbi";
669 reg = <0x00500000 0x1000>;
670 qcom,controller-type = "pmic-arbiter";
673 compatible = "qcom,pm8921";
674 interrupt-parent = <&tlmm_pinmux>;
676 #interrupt-cells = <2>;
677 interrupt-controller;
678 #address-cells = <1>;
681 pm8921_gpio: gpio@150 {
683 compatible = "qcom,pm8921-gpio",
686 interrupts = <192 IRQ_TYPE_NONE>,
735 pm8921_mpps: mpps@50 {
736 compatible = "qcom,pm8921-mpp",
757 compatible = "qcom,pm8921-rtc";
758 interrupt-parent = <&pmicintc>;
765 compatible = "qcom,pm8921-pwrkey";
767 interrupt-parent = <&pmicintc>;
768 interrupts = <50 1>, <51 1>;
775 qfprom: qfprom@700000 {
776 compatible = "qcom,qfprom";
777 reg = <0x00700000 0x1000>;
778 #address-cells = <1>;
784 tsens_backup: backup_calib {
789 gcc: clock-controller@900000 {
790 compatible = "qcom,gcc-apq8064";
791 reg = <0x00900000 0x4000>;
792 nvmem-cells = <&tsens_calib>, <&tsens_backup>;
793 nvmem-cell-names = "calib", "calib_backup";
796 #thermal-sensor-cells = <1>;
799 lcc: clock-controller@28000000 {
800 compatible = "qcom,lcc-apq8064";
801 reg = <0x28000000 0x1000>;
806 mmcc: clock-controller@4000000 {
807 compatible = "qcom,mmcc-apq8064";
808 reg = <0x4000000 0x1000>;
813 l2cc: clock-controller@2011000 {
814 compatible = "syscon";
815 reg = <0x2011000 0x1000>;
819 compatible = "qcom,rpm-apq8064";
820 reg = <0x108000 0x1000>;
821 qcom,ipc = <&l2cc 0x8 2>;
823 interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>,
824 <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>,
825 <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>;
826 interrupt-names = "ack", "err", "wakeup";
828 rpmcc: clock-controller {
829 compatible = "qcom,rpmcc-apq8064", "qcom,rpmcc";
834 compatible = "qcom,rpm-pm8921-regulators";
870 pm8921_lvs1: lvs1 {};
871 pm8921_lvs2: lvs2 {};
872 pm8921_lvs3: lvs3 {};
873 pm8921_lvs4: lvs4 {};
874 pm8921_lvs5: lvs5 {};
875 pm8921_lvs6: lvs6 {};
876 pm8921_lvs7: lvs7 {};
878 pm8921_usb_switch: usb-switch {};
880 pm8921_hdmi_switch: hdmi-switch {
889 compatible = "qcom,ci-hdrc";
890 reg = <0x12500000 0x200>,
892 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
893 clocks = <&gcc USB_HS1_XCVR_CLK>, <&gcc USB_HS1_H_CLK>;
894 clock-names = "core", "iface";
895 assigned-clocks = <&gcc USB_HS1_XCVR_CLK>;
896 assigned-clock-rates = <60000000>;
897 resets = <&gcc USB_HS1_RESET>;
898 reset-names = "core";
900 ahb-burst-config = <0>;
901 phys = <&usb_hs1_phy>;
902 phy-names = "usb-phy";
908 compatible = "qcom,usb-hs-phy-apq8064",
911 clocks = <&sleep_clk>, <&cxo_board>;
912 clock-names = "sleep", "ref";
920 compatible = "qcom,ci-hdrc";
921 reg = <0x12520000 0x200>,
923 interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
924 clocks = <&gcc USB_HS3_XCVR_CLK>, <&gcc USB_HS3_H_CLK>;
925 clock-names = "core", "iface";
926 assigned-clocks = <&gcc USB_HS3_XCVR_CLK>;
927 assigned-clock-rates = <60000000>;
928 resets = <&gcc USB_HS3_RESET>;
929 reset-names = "core";
931 ahb-burst-config = <0>;
932 phys = <&usb_hs3_phy>;
933 phy-names = "usb-phy";
939 compatible = "qcom,usb-hs-phy-apq8064",
942 clocks = <&sleep_clk>, <&cxo_board>;
943 clock-names = "sleep", "ref";
951 compatible = "qcom,ci-hdrc";
952 reg = <0x12530000 0x200>,
954 interrupts = <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
955 clocks = <&gcc USB_HS4_XCVR_CLK>, <&gcc USB_HS4_H_CLK>;
956 clock-names = "core", "iface";
957 assigned-clocks = <&gcc USB_HS4_XCVR_CLK>;
958 assigned-clock-rates = <60000000>;
959 resets = <&gcc USB_HS4_RESET>;
960 reset-names = "core";
962 ahb-burst-config = <0>;
963 phys = <&usb_hs4_phy>;
964 phy-names = "usb-phy";
970 compatible = "qcom,usb-hs-phy-apq8064",
973 clocks = <&sleep_clk>, <&cxo_board>;
974 clock-names = "sleep", "ref";
981 sata_phy0: phy@1b400000 {
982 compatible = "qcom,apq8064-sata-phy";
984 reg = <0x1b400000 0x200>;
985 reg-names = "phy_mem";
986 clocks = <&gcc SATA_PHY_CFG_CLK>;
991 sata0: sata@29000000 {
992 compatible = "qcom,apq8064-ahci", "generic-ahci";
994 reg = <0x29000000 0x180>;
995 interrupts = <GIC_SPI 209 IRQ_TYPE_NONE>;
997 clocks = <&gcc SFAB_SATA_S_H_CLK>,
1000 <&gcc SATA_RXOOB_CLK>,
1001 <&gcc SATA_PMALIVE_CLK>;
1002 clock-names = "slave_iface",
1008 assigned-clocks = <&gcc SATA_RXOOB_CLK>,
1009 <&gcc SATA_PMALIVE_CLK>;
1010 assigned-clock-rates = <100000000>, <100000000>;
1012 phys = <&sata_phy0>;
1013 phy-names = "sata-phy";
1014 ports-implemented = <0x1>;
1017 /* Temporary fixed regulator */
1018 sdcc1bam:dma@12402000{
1019 compatible = "qcom,bam-v1.3.0";
1020 reg = <0x12402000 0x8000>;
1021 interrupts = <0 98 0>;
1022 clocks = <&gcc SDC1_H_CLK>;
1023 clock-names = "bam_clk";
1028 sdcc3bam:dma@12182000{
1029 compatible = "qcom,bam-v1.3.0";
1030 reg = <0x12182000 0x8000>;
1031 interrupts = <0 96 0>;
1032 clocks = <&gcc SDC3_H_CLK>;
1033 clock-names = "bam_clk";
1038 sdcc4bam:dma@121c2000{
1039 compatible = "qcom,bam-v1.3.0";
1040 reg = <0x121c2000 0x8000>;
1041 interrupts = <0 95 0>;
1042 clocks = <&gcc SDC4_H_CLK>;
1043 clock-names = "bam_clk";
1049 compatible = "simple-bus";
1050 #address-cells = <1>;
1053 sdcc1: sdcc@12400000 {
1054 status = "disabled";
1055 compatible = "arm,pl18x", "arm,primecell";
1056 pinctrl-names = "default";
1057 pinctrl-0 = <&sdcc1_pins>;
1058 arm,primecell-periphid = <0x00051180>;
1059 reg = <0x12400000 0x2000>;
1060 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
1061 interrupt-names = "cmd_irq";
1062 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
1063 clock-names = "mclk", "apb_pclk";
1065 max-frequency = <96000000>;
1069 dmas = <&sdcc1bam 2>, <&sdcc1bam 1>;
1070 dma-names = "tx", "rx";
1073 sdcc3: sdcc@12180000 {
1074 compatible = "arm,pl18x", "arm,primecell";
1075 arm,primecell-periphid = <0x00051180>;
1076 status = "disabled";
1077 reg = <0x12180000 0x2000>;
1078 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
1079 interrupt-names = "cmd_irq";
1080 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
1081 clock-names = "mclk", "apb_pclk";
1085 max-frequency = <192000000>;
1087 dmas = <&sdcc3bam 2>, <&sdcc3bam 1>;
1088 dma-names = "tx", "rx";
1091 sdcc4: sdcc@121c0000 {
1092 compatible = "arm,pl18x", "arm,primecell";
1093 arm,primecell-periphid = <0x00051180>;
1094 status = "disabled";
1095 reg = <0x121c0000 0x2000>;
1096 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1097 interrupt-names = "cmd_irq";
1098 clocks = <&gcc SDC4_CLK>, <&gcc SDC4_H_CLK>;
1099 clock-names = "mclk", "apb_pclk";
1103 max-frequency = <48000000>;
1104 dmas = <&sdcc4bam 2>, <&sdcc4bam 1>;
1105 dma-names = "tx", "rx";
1106 pinctrl-names = "default";
1107 pinctrl-0 = <&sdc4_gpios>;
1111 tcsr: syscon@1a400000 {
1112 compatible = "qcom,tcsr-apq8064", "syscon";
1113 reg = <0x1a400000 0x100>;
1116 gpu: adreno-3xx@4300000 {
1117 compatible = "qcom,adreno-3xx";
1118 reg = <0x04300000 0x20000>;
1119 reg-names = "kgsl_3d0_reg_memory";
1120 interrupts = <GIC_SPI 80 0>;
1121 interrupt-names = "kgsl_3d0_irq";
1129 <&mmcc GFX3D_AHB_CLK>,
1130 <&mmcc GFX3D_AXI_CLK>,
1131 <&mmcc MMSS_IMEM_AHB_CLK>;
1132 qcom,chipid = <0x03020002>;
1199 qcom,gpu-pwrlevels {
1200 compatible = "qcom,gpu-pwrlevels";
1201 qcom,gpu-pwrlevel@0 {
1202 qcom,gpu-freq = <450000000>;
1204 qcom,gpu-pwrlevel@1 {
1205 qcom,gpu-freq = <27000000>;
1210 mmss_sfpb: syscon@5700000 {
1211 compatible = "syscon";
1212 reg = <0x5700000 0x70>;
1215 dsi0: mdss_dsi@4700000 {
1216 compatible = "qcom,mdss-dsi-ctrl";
1217 label = "MDSS DSI CTRL->0";
1218 #address-cells = <1>;
1220 interrupts = <GIC_SPI 82 0>;
1221 reg = <0x04700000 0x200>;
1222 reg-names = "dsi_ctrl";
1224 clocks = <&mmcc DSI_M_AHB_CLK>,
1225 <&mmcc DSI_S_AHB_CLK>,
1226 <&mmcc AMP_AHB_CLK>,
1228 <&mmcc DSI1_BYTE_CLK>,
1229 <&mmcc DSI_PIXEL_CLK>,
1230 <&mmcc DSI1_ESC_CLK>;
1231 clock-names = "iface_clk", "bus_clk", "core_mmss_clk",
1232 "src_clk", "byte_clk", "pixel_clk",
1235 assigned-clocks = <&mmcc DSI1_BYTE_SRC>,
1236 <&mmcc DSI1_ESC_SRC>,
1238 <&mmcc DSI_PIXEL_SRC>;
1239 assigned-clock-parents = <&dsi0_phy 0>,
1243 syscon-sfpb = <&mmss_sfpb>;
1246 #address-cells = <1>;
1257 dsi0_out: endpoint {
1264 dsi0_phy: dsi-phy@4700200 {
1265 compatible = "qcom,dsi-phy-28nm-8960";
1268 reg = <0x04700200 0x100>,
1271 reg-names = "dsi_pll", "dsi_phy", "dsi_phy_regulator";
1272 clock-names = "iface_clk";
1273 clocks = <&mmcc DSI_M_AHB_CLK>;
1277 mdp_port0: iommu@7500000 {
1278 compatible = "qcom,apq8064-iommu";
1284 <&mmcc SMMU_AHB_CLK>,
1285 <&mmcc MDP_AXI_CLK>;
1286 reg = <0x07500000 0x100000>;
1293 mdp_port1: iommu@7600000 {
1294 compatible = "qcom,apq8064-iommu";
1300 <&mmcc SMMU_AHB_CLK>,
1301 <&mmcc MDP_AXI_CLK>;
1302 reg = <0x07600000 0x100000>;
1309 gfx3d: iommu@7c00000 {
1310 compatible = "qcom,apq8064-iommu";
1316 <&mmcc SMMU_AHB_CLK>,
1317 <&mmcc GFX3D_AXI_CLK>;
1318 reg = <0x07c00000 0x100000>;
1325 gfx3d1: iommu@7d00000 {
1326 compatible = "qcom,apq8064-iommu";
1332 <&mmcc SMMU_AHB_CLK>,
1333 <&mmcc GFX3D_AXI_CLK>;
1334 reg = <0x07d00000 0x100000>;
1341 pcie: pci@1b500000 {
1342 compatible = "qcom,pcie-apq8064", "snps,dw-pcie";
1343 reg = <0x1b500000 0x1000
1346 0x0ff00000 0x100000>;
1347 reg-names = "dbi", "elbi", "parf", "config";
1348 device_type = "pci";
1349 linux,pci-domain = <0>;
1350 bus-range = <0x00 0xff>;
1352 #address-cells = <3>;
1354 ranges = <0x81000000 0 0 0x0fe00000 0 0x00100000 /* I/O */
1355 0x82000000 0 0 0x08000000 0 0x07e00000>; /* memory */
1356 interrupts = <GIC_SPI 238 IRQ_TYPE_NONE>;
1357 interrupt-names = "msi";
1358 #interrupt-cells = <1>;
1359 interrupt-map-mask = <0 0 0 0x7>;
1360 interrupt-map = <0 0 0 1 &intc 0 36 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
1361 <0 0 0 2 &intc 0 37 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
1362 <0 0 0 3 &intc 0 38 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
1363 <0 0 0 4 &intc 0 39 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
1364 clocks = <&gcc PCIE_A_CLK>,
1366 <&gcc PCIE_PHY_REF_CLK>;
1367 clock-names = "core", "iface", "phy";
1368 resets = <&gcc PCIE_ACLK_RESET>,
1369 <&gcc PCIE_HCLK_RESET>,
1370 <&gcc PCIE_POR_RESET>,
1371 <&gcc PCIE_PCI_RESET>,
1372 <&gcc PCIE_PHY_RESET>;
1373 reset-names = "axi", "ahb", "por", "pci", "phy";
1374 status = "disabled";
1377 hdmi: hdmi-tx@4a00000 {
1378 compatible = "qcom,hdmi-tx-8960";
1379 pinctrl-names = "default";
1380 pinctrl-0 = <&hdmi_pinctrl>;
1381 reg = <0x04a00000 0x2f0>;
1382 reg-names = "core_physical";
1383 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
1384 clocks = <&mmcc HDMI_APP_CLK>,
1385 <&mmcc HDMI_M_AHB_CLK>,
1386 <&mmcc HDMI_S_AHB_CLK>;
1387 clock-names = "core_clk",
1392 phy-names = "hdmi-phy";
1395 #address-cells = <1>;
1406 hdmi_out: endpoint {
1412 hdmi_phy: hdmi-phy@4a00400 {
1413 compatible = "qcom,hdmi-phy-8960";
1414 reg = <0x4a00400 0x60>,
1416 reg-names = "hdmi_phy",
1419 clocks = <&mmcc HDMI_S_AHB_CLK>;
1420 clock-names = "slave_iface_clk";
1424 compatible = "qcom,mdp4";
1425 reg = <0x05100000 0xf0000>;
1426 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
1427 clocks = <&mmcc MDP_CLK>,
1428 <&mmcc MDP_AHB_CLK>,
1429 <&mmcc MDP_AXI_CLK>,
1430 <&mmcc MDP_LUT_CLK>,
1431 <&mmcc HDMI_TV_CLK>,
1433 clock-names = "core_clk",
1440 iommus = <&mdp_port0 0
1446 #address-cells = <1>;
1451 mdp_lvds_out: endpoint {
1457 mdp_dsi1_out: endpoint {
1463 mdp_dsi2_out: endpoint {
1469 mdp_dtv_out: endpoint {
1475 riva: riva-pil@3204000 {
1476 compatible = "qcom,riva-pil";
1478 reg = <0x03200800 0x1000>, <0x03202000 0x2000>, <0x03204000 0x100>;
1479 reg-names = "ccu", "dxe", "pmu";
1481 interrupts-extended = <&intc GIC_SPI 199 IRQ_TYPE_EDGE_RISING>,
1482 <&wcnss_smsm 6 IRQ_TYPE_EDGE_RISING>;
1483 interrupt-names = "wdog", "fatal";
1485 memory-region = <&wcnss_mem>;
1487 vddcx-supply = <&pm8921_s3>;
1488 vddmx-supply = <&pm8921_l24>;
1489 vddpx-supply = <&pm8921_s4>;
1491 status = "disabled";
1494 compatible = "qcom,wcn3660";
1496 clocks = <&cxo_board>;
1499 vddxo-supply = <&pm8921_l4>;
1500 vddrfa-supply = <&pm8921_s2>;
1501 vddpa-supply = <&pm8921_l10>;
1502 vdddig-supply = <&pm8921_lvs2>;
1506 interrupts = <GIC_SPI 198 IRQ_TYPE_EDGE_RISING>;
1508 qcom,ipc = <&l2cc 8 25>;
1509 qcom,smd-edge = <6>;
1514 compatible = "qcom,wcnss";
1515 qcom,smd-channels = "WCNSS_CTRL";
1517 qcom,mmio = <&riva>;
1520 compatible = "qcom,wcnss-bt";
1524 compatible = "qcom,wcnss-wlan";
1526 interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
1527 <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>;
1528 interrupt-names = "tx", "rx";
1530 qcom,smem-states = <&apps_smsm 10>, <&apps_smsm 9>;
1531 qcom,smem-state-names = "tx-enable", "tx-rings-empty";
1538 compatible = "coresight-etb10", "arm,primecell";
1539 reg = <0x1a01000 0x1000>;
1541 clocks = <&rpmcc RPM_QDSS_CLK>;
1542 clock-names = "apb_pclk";
1547 remote-endpoint = <&replicator_out0>;
1553 compatible = "arm,coresight-tpiu", "arm,primecell";
1554 reg = <0x1a03000 0x1000>;
1556 clocks = <&rpmcc RPM_QDSS_CLK>;
1557 clock-names = "apb_pclk";
1562 remote-endpoint = <&replicator_out1>;
1568 compatible = "arm,coresight-replicator";
1570 clocks = <&rpmcc RPM_QDSS_CLK>;
1571 clock-names = "apb_pclk";
1574 #address-cells = <1>;
1579 replicator_out0: endpoint {
1580 remote-endpoint = <&etb_in>;
1585 replicator_out1: endpoint {
1586 remote-endpoint = <&tpiu_in>;
1591 replicator_in: endpoint {
1593 remote-endpoint = <&funnel_out>;
1600 compatible = "arm,coresight-funnel", "arm,primecell";
1601 reg = <0x1a04000 0x1000>;
1603 clocks = <&rpmcc RPM_QDSS_CLK>;
1604 clock-names = "apb_pclk";
1607 #address-cells = <1>;
1611 * Not described input ports:
1612 * 2 - connected to STM component
1619 funnel_in0: endpoint {
1621 remote-endpoint = <&etm0_out>;
1626 funnel_in1: endpoint {
1628 remote-endpoint = <&etm1_out>;
1633 funnel_in4: endpoint {
1635 remote-endpoint = <&etm2_out>;
1640 funnel_in5: endpoint {
1642 remote-endpoint = <&etm3_out>;
1647 funnel_out: endpoint {
1648 remote-endpoint = <&replicator_in>;
1655 compatible = "arm,coresight-etm3x", "arm,primecell";
1656 reg = <0x1a1c000 0x1000>;
1658 clocks = <&rpmcc RPM_QDSS_CLK>;
1659 clock-names = "apb_pclk";
1664 etm0_out: endpoint {
1665 remote-endpoint = <&funnel_in0>;
1671 compatible = "arm,coresight-etm3x", "arm,primecell";
1672 reg = <0x1a1d000 0x1000>;
1674 clocks = <&rpmcc RPM_QDSS_CLK>;
1675 clock-names = "apb_pclk";
1680 etm1_out: endpoint {
1681 remote-endpoint = <&funnel_in1>;
1687 compatible = "arm,coresight-etm3x", "arm,primecell";
1688 reg = <0x1a1e000 0x1000>;
1690 clocks = <&rpmcc RPM_QDSS_CLK>;
1691 clock-names = "apb_pclk";
1696 etm2_out: endpoint {
1697 remote-endpoint = <&funnel_in4>;
1703 compatible = "arm,coresight-etm3x", "arm,primecell";
1704 reg = <0x1a1f000 0x1000>;
1706 clocks = <&rpmcc RPM_QDSS_CLK>;
1707 clock-names = "apb_pclk";
1712 etm3_out: endpoint {
1713 remote-endpoint = <&funnel_in5>;
1719 #include "qcom-apq8064-pins.dtsi"