b7ccf8b840d9a1d8a9e83e2b6ebc00ac0238f55d
[linux-2.6-microblaze.git] / arch / arm / boot / dts / mt7623.dtsi
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * Copyright (c) 2017-2018 MediaTek Inc.
4  * Author: John Crispin <john@phrozen.org>
5  *         Sean Wang <sean.wang@mediatek.com>
6  *
7  */
8
9 #include <dt-bindings/interrupt-controller/irq.h>
10 #include <dt-bindings/interrupt-controller/arm-gic.h>
11 #include <dt-bindings/clock/mt2701-clk.h>
12 #include <dt-bindings/pinctrl/mt7623-pinfunc.h>
13 #include <dt-bindings/power/mt2701-power.h>
14 #include <dt-bindings/gpio/gpio.h>
15 #include <dt-bindings/phy/phy.h>
16 #include <dt-bindings/reset/mt2701-resets.h>
17 #include <dt-bindings/thermal/thermal.h>
18
19 / {
20         compatible = "mediatek,mt7623";
21         interrupt-parent = <&sysirq>;
22         #address-cells = <2>;
23         #size-cells = <2>;
24
25         cpu_opp_table: opp-table {
26                 compatible = "operating-points-v2";
27                 opp-shared;
28
29                 opp-98000000 {
30                         opp-hz = /bits/ 64 <98000000>;
31                         opp-microvolt = <1050000>;
32                 };
33
34                 opp-198000000 {
35                         opp-hz = /bits/ 64 <198000000>;
36                         opp-microvolt = <1050000>;
37                 };
38
39                 opp-398000000 {
40                         opp-hz = /bits/ 64 <398000000>;
41                         opp-microvolt = <1050000>;
42                 };
43
44                 opp-598000000 {
45                         opp-hz = /bits/ 64 <598000000>;
46                         opp-microvolt = <1050000>;
47                 };
48
49                 opp-747500000 {
50                         opp-hz = /bits/ 64 <747500000>;
51                         opp-microvolt = <1050000>;
52                 };
53
54                 opp-1040000000 {
55                         opp-hz = /bits/ 64 <1040000000>;
56                         opp-microvolt = <1150000>;
57                 };
58
59                 opp-1196000000 {
60                         opp-hz = /bits/ 64 <1196000000>;
61                         opp-microvolt = <1200000>;
62                 };
63
64                 opp-1300000000 {
65                         opp-hz = /bits/ 64 <1300000000>;
66                         opp-microvolt = <1300000>;
67                 };
68         };
69
70         cpus {
71                 #address-cells = <1>;
72                 #size-cells = <0>;
73                 enable-method = "mediatek,mt6589-smp";
74
75                 cpu0: cpu@0 {
76                         device_type = "cpu";
77                         compatible = "arm,cortex-a7";
78                         reg = <0x0>;
79                         clocks = <&infracfg CLK_INFRA_CPUSEL>,
80                                  <&apmixedsys CLK_APMIXED_MAINPLL>;
81                         clock-names = "cpu", "intermediate";
82                         operating-points-v2 = <&cpu_opp_table>;
83                         #cooling-cells = <2>;
84                         clock-frequency = <1300000000>;
85                 };
86
87                 cpu1: cpu@1 {
88                         device_type = "cpu";
89                         compatible = "arm,cortex-a7";
90                         reg = <0x1>;
91                         clocks = <&infracfg CLK_INFRA_CPUSEL>,
92                                  <&apmixedsys CLK_APMIXED_MAINPLL>;
93                         clock-names = "cpu", "intermediate";
94                         operating-points-v2 = <&cpu_opp_table>;
95                         #cooling-cells = <2>;
96                         clock-frequency = <1300000000>;
97                 };
98
99                 cpu2: cpu@2 {
100                         device_type = "cpu";
101                         compatible = "arm,cortex-a7";
102                         reg = <0x2>;
103                         clocks = <&infracfg CLK_INFRA_CPUSEL>,
104                                  <&apmixedsys CLK_APMIXED_MAINPLL>;
105                         clock-names = "cpu", "intermediate";
106                         operating-points-v2 = <&cpu_opp_table>;
107                         #cooling-cells = <2>;
108                         clock-frequency = <1300000000>;
109                 };
110
111                 cpu3: cpu@3 {
112                         device_type = "cpu";
113                         compatible = "arm,cortex-a7";
114                         reg = <0x3>;
115                         clocks = <&infracfg CLK_INFRA_CPUSEL>,
116                                  <&apmixedsys CLK_APMIXED_MAINPLL>;
117                         clock-names = "cpu", "intermediate";
118                         operating-points-v2 = <&cpu_opp_table>;
119                         #cooling-cells = <2>;
120                         clock-frequency = <1300000000>;
121                 };
122         };
123
124         pmu {
125                 compatible = "arm,cortex-a7-pmu";
126                 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_LOW>,
127                              <GIC_SPI 5 IRQ_TYPE_LEVEL_LOW>,
128                              <GIC_SPI 6 IRQ_TYPE_LEVEL_LOW>,
129                              <GIC_SPI 7 IRQ_TYPE_LEVEL_LOW>;
130                 interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
131         };
132
133         system_clk: dummy13m {
134                 compatible = "fixed-clock";
135                 clock-frequency = <13000000>;
136                 #clock-cells = <0>;
137         };
138
139         rtc32k: oscillator-1 {
140                 compatible = "fixed-clock";
141                 #clock-cells = <0>;
142                 clock-frequency = <32000>;
143                 clock-output-names = "rtc32k";
144         };
145
146         clk26m: oscillator-0 {
147                 compatible = "fixed-clock";
148                 #clock-cells = <0>;
149                 clock-frequency = <26000000>;
150                 clock-output-names = "clk26m";
151         };
152
153         thermal-zones {
154                         cpu_thermal: cpu-thermal {
155                                 polling-delay-passive = <1000>;
156                                 polling-delay = <1000>;
157
158                                 thermal-sensors = <&thermal 0>;
159
160                                 trips {
161                                         cpu_passive: cpu-passive {
162                                                 temperature = <47000>;
163                                                 hysteresis = <2000>;
164                                                 type = "passive";
165                                         };
166
167                                         cpu_active: cpu-active {
168                                                 temperature = <67000>;
169                                                 hysteresis = <2000>;
170                                                 type = "active";
171                                         };
172
173                                         cpu_hot: cpu-hot {
174                                                 temperature = <87000>;
175                                                 hysteresis = <2000>;
176                                                 type = "hot";
177                                         };
178
179                                         cpu-crit {
180                                                 temperature = <107000>;
181                                                 hysteresis = <2000>;
182                                                 type = "critical";
183                                         };
184                                 };
185
186                         cooling-maps {
187                                 map0 {
188                                         trip = <&cpu_passive>;
189                                         cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
190                                 };
191
192                                 map1 {
193                                         trip = <&cpu_active>;
194                                         cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
195                                 };
196
197                                 map2 {
198                                         trip = <&cpu_hot>;
199                                         cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
200                                 };
201                         };
202                 };
203         };
204
205         timer {
206                 compatible = "arm,armv7-timer";
207                 interrupt-parent = <&gic>;
208                 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
209                              <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
210                              <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
211                              <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
212                 clock-frequency = <13000000>;
213                 arm,cpu-registers-not-fw-configured;
214         };
215
216         topckgen: syscon@10000000 {
217                 compatible = "mediatek,mt7623-topckgen",
218                              "mediatek,mt2701-topckgen",
219                              "syscon";
220                 reg = <0 0x10000000 0 0x1000>;
221                 #clock-cells = <1>;
222         };
223
224         infracfg: syscon@10001000 {
225                 compatible = "mediatek,mt7623-infracfg",
226                              "mediatek,mt2701-infracfg",
227                              "syscon";
228                 reg = <0 0x10001000 0 0x1000>;
229                 #clock-cells = <1>;
230                 #reset-cells = <1>;
231         };
232
233         pericfg: syscon@10003000 {
234                 compatible =  "mediatek,mt7623-pericfg",
235                               "mediatek,mt2701-pericfg",
236                               "syscon";
237                 reg = <0 0x10003000 0 0x1000>;
238                 #clock-cells = <1>;
239                 #reset-cells = <1>;
240         };
241
242         pio: pinctrl@10005000 {
243                 compatible = "mediatek,mt7623-pinctrl";
244                 reg = <0 0x1000b000 0 0x1000>;
245                 mediatek,pctl-regmap = <&syscfg_pctl_a>;
246                 pins-are-numbered;
247                 gpio-controller;
248                 #gpio-cells = <2>;
249                 interrupt-controller;
250                 interrupt-parent = <&gic>;
251                 #interrupt-cells = <2>;
252                 interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
253                              <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
254         };
255
256         syscfg_pctl_a: syscfg@10005000 {
257                 compatible = "mediatek,mt7623-pctl-a-syscfg", "syscon";
258                 reg = <0 0x10005000 0 0x1000>;
259         };
260
261         scpsys: scpsys@10006000 {
262                 compatible = "mediatek,mt7623-scpsys",
263                              "mediatek,mt2701-scpsys",
264                              "syscon";
265                 #power-domain-cells = <1>;
266                 reg = <0 0x10006000 0 0x1000>;
267                 infracfg = <&infracfg>;
268                 clocks = <&topckgen CLK_TOP_MM_SEL>,
269                          <&topckgen CLK_TOP_MFG_SEL>,
270                          <&topckgen CLK_TOP_ETHIF_SEL>;
271                 clock-names = "mm", "mfg", "ethif";
272         };
273
274         watchdog: watchdog@10007000 {
275                 compatible = "mediatek,mt7623-wdt",
276                              "mediatek,mt6589-wdt";
277                 reg = <0 0x10007000 0 0x100>;
278         };
279
280         timer: timer@10008000 {
281                 compatible = "mediatek,mt7623-timer",
282                              "mediatek,mt6577-timer";
283                 reg = <0 0x10008000 0 0x80>;
284                 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_LOW>;
285                 clocks = <&system_clk>, <&rtc32k>;
286                 clock-names = "system-clk", "rtc-clk";
287         };
288
289         pwrap: pwrap@1000d000 {
290                 compatible = "mediatek,mt7623-pwrap",
291                              "mediatek,mt2701-pwrap";
292                 reg = <0 0x1000d000 0 0x1000>;
293                 reg-names = "pwrap";
294                 interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>;
295                 resets = <&infracfg MT2701_INFRA_PMIC_WRAP_RST>;
296                 reset-names = "pwrap";
297                 clocks = <&infracfg CLK_INFRA_PMICSPI>,
298                          <&infracfg CLK_INFRA_PMICWRAP>;
299                 clock-names = "spi", "wrap";
300         };
301
302         cir: cir@10013000 {
303                 compatible = "mediatek,mt7623-cir";
304                 reg = <0 0x10013000 0 0x1000>;
305                 interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_LOW>;
306                 clocks = <&infracfg CLK_INFRA_IRRX>;
307                 clock-names = "clk";
308                 status = "disabled";
309         };
310
311         sysirq: interrupt-controller@10200100 {
312                 compatible = "mediatek,mt7623-sysirq",
313                              "mediatek,mt6577-sysirq";
314                 interrupt-controller;
315                 #interrupt-cells = <3>;
316                 interrupt-parent = <&gic>;
317                 reg = <0 0x10200100 0 0x1c>;
318         };
319
320         efuse: efuse@10206000 {
321                 compatible = "mediatek,mt7623-efuse",
322                              "mediatek,mt8173-efuse";
323                 reg = <0 0x10206000 0 0x1000>;
324                 #address-cells = <1>;
325                 #size-cells = <1>;
326                 thermal_calibration_data: calib@424 {
327                         reg = <0x424 0xc>;
328                 };
329         };
330
331         apmixedsys: syscon@10209000 {
332                 compatible = "mediatek,mt7623-apmixedsys",
333                              "mediatek,mt2701-apmixedsys",
334                              "syscon";
335                 reg = <0 0x10209000 0 0x1000>;
336                 #clock-cells = <1>;
337         };
338
339         rng: rng@1020f000 {
340                 compatible = "mediatek,mt7623-rng";
341                 reg = <0 0x1020f000 0 0x1000>;
342                 clocks = <&infracfg CLK_INFRA_TRNG>;
343                 clock-names = "rng";
344         };
345
346         gic: interrupt-controller@10211000 {
347                 compatible = "arm,cortex-a7-gic";
348                 interrupt-controller;
349                 #interrupt-cells = <3>;
350                 interrupt-parent = <&gic>;
351                 reg = <0 0x10211000 0 0x1000>,
352                       <0 0x10212000 0 0x2000>,
353                       <0 0x10214000 0 0x2000>,
354                       <0 0x10216000 0 0x2000>;
355         };
356
357         auxadc: adc@11001000 {
358                 compatible = "mediatek,mt7623-auxadc",
359                              "mediatek,mt2701-auxadc";
360                 reg = <0 0x11001000 0 0x1000>;
361                 clocks = <&pericfg CLK_PERI_AUXADC>;
362                 clock-names = "main";
363                 #io-channel-cells = <1>;
364         };
365
366         uart0: serial@11002000 {
367                 compatible = "mediatek,mt7623-uart",
368                              "mediatek,mt6577-uart";
369                 reg = <0 0x11002000 0 0x400>;
370                 interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_LOW>;
371                 clocks = <&pericfg CLK_PERI_UART0_SEL>,
372                          <&pericfg CLK_PERI_UART0>;
373                 clock-names = "baud", "bus";
374                 status = "disabled";
375         };
376
377         uart1: serial@11003000 {
378                 compatible = "mediatek,mt7623-uart",
379                              "mediatek,mt6577-uart";
380                 reg = <0 0x11003000 0 0x400>;
381                 interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_LOW>;
382                 clocks = <&pericfg CLK_PERI_UART1_SEL>,
383                          <&pericfg CLK_PERI_UART1>;
384                 clock-names = "baud", "bus";
385                 status = "disabled";
386         };
387
388         uart2: serial@11004000 {
389                 compatible = "mediatek,mt7623-uart",
390                              "mediatek,mt6577-uart";
391                 reg = <0 0x11004000 0 0x400>;
392                 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_LOW>;
393                 clocks = <&pericfg CLK_PERI_UART2_SEL>,
394                          <&pericfg CLK_PERI_UART2>;
395                 clock-names = "baud", "bus";
396                 status = "disabled";
397         };
398
399         uart3: serial@11005000 {
400                 compatible = "mediatek,mt7623-uart",
401                              "mediatek,mt6577-uart";
402                 reg = <0 0x11005000 0 0x400>;
403                 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_LOW>;
404                 clocks = <&pericfg CLK_PERI_UART3_SEL>,
405                          <&pericfg CLK_PERI_UART3>;
406                 clock-names = "baud", "bus";
407                 status = "disabled";
408         };
409
410         pwm: pwm@11006000 {
411                 compatible = "mediatek,mt7623-pwm";
412                 reg = <0 0x11006000 0 0x1000>;
413                 #pwm-cells = <2>;
414                 clocks = <&topckgen CLK_TOP_PWM_SEL>,
415                          <&pericfg CLK_PERI_PWM>,
416                          <&pericfg CLK_PERI_PWM1>,
417                          <&pericfg CLK_PERI_PWM2>,
418                          <&pericfg CLK_PERI_PWM3>,
419                          <&pericfg CLK_PERI_PWM4>,
420                          <&pericfg CLK_PERI_PWM5>;
421                 clock-names = "top", "main", "pwm1", "pwm2",
422                               "pwm3", "pwm4", "pwm5";
423                 status = "disabled";
424         };
425
426         i2c0: i2c@11007000 {
427                 compatible = "mediatek,mt7623-i2c",
428                              "mediatek,mt6577-i2c";
429                 reg = <0 0x11007000 0 0x70>,
430                       <0 0x11000200 0 0x80>;
431                 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_LOW>;
432                 clock-div = <16>;
433                 clocks = <&pericfg CLK_PERI_I2C0>,
434                          <&pericfg CLK_PERI_AP_DMA>;
435                 clock-names = "main", "dma";
436                 #address-cells = <1>;
437                 #size-cells = <0>;
438                 status = "disabled";
439         };
440
441         i2c1: i2c@11008000 {
442                 compatible = "mediatek,mt7623-i2c",
443                              "mediatek,mt6577-i2c";
444                 reg = <0 0x11008000 0 0x70>,
445                       <0 0x11000280 0 0x80>;
446                 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_LOW>;
447                 clock-div = <16>;
448                 clocks = <&pericfg CLK_PERI_I2C1>,
449                          <&pericfg CLK_PERI_AP_DMA>;
450                 clock-names = "main", "dma";
451                 #address-cells = <1>;
452                 #size-cells = <0>;
453                 status = "disabled";
454         };
455
456         i2c2: i2c@11009000 {
457                 compatible = "mediatek,mt7623-i2c",
458                              "mediatek,mt6577-i2c";
459                 reg = <0 0x11009000 0 0x70>,
460                       <0 0x11000300 0 0x80>;
461                 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_LOW>;
462                 clock-div = <16>;
463                 clocks = <&pericfg CLK_PERI_I2C2>,
464                          <&pericfg CLK_PERI_AP_DMA>;
465                 clock-names = "main", "dma";
466                 #address-cells = <1>;
467                 #size-cells = <0>;
468                 status = "disabled";
469         };
470
471         spi0: spi@1100a000 {
472                 compatible = "mediatek,mt7623-spi",
473                              "mediatek,mt2701-spi";
474                 #address-cells = <1>;
475                 #size-cells = <0>;
476                 reg = <0 0x1100a000 0 0x100>;
477                 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>;
478                 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
479                          <&topckgen CLK_TOP_SPI0_SEL>,
480                          <&pericfg CLK_PERI_SPI0>;
481                 clock-names = "parent-clk", "sel-clk", "spi-clk";
482                 status = "disabled";
483         };
484
485         thermal: thermal@1100b000 {
486                 #thermal-sensor-cells = <1>;
487                 compatible = "mediatek,mt7623-thermal",
488                              "mediatek,mt2701-thermal";
489                 reg = <0 0x1100b000 0 0x1000>;
490                 interrupts = <0 70 IRQ_TYPE_LEVEL_LOW>;
491                 clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>;
492                 clock-names = "therm", "auxadc";
493                 resets = <&pericfg MT2701_PERI_THERM_SW_RST>;
494                 reset-names = "therm";
495                 mediatek,auxadc = <&auxadc>;
496                 mediatek,apmixedsys = <&apmixedsys>;
497                 nvmem-cells = <&thermal_calibration_data>;
498                 nvmem-cell-names = "calibration-data";
499         };
500
501         btif: serial@1100c000 {
502                 compatible = "mediatek,mt7623-btif",
503                              "mediatek,mtk-btif";
504                 reg = <0 0x1100c000 0 0x1000>;
505                 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_LOW>;
506                 clocks = <&pericfg CLK_PERI_BTIF>;
507                 clock-names = "main";
508                 reg-shift = <2>;
509                 reg-io-width = <4>;
510                 status = "disabled";
511         };
512
513         nandc: nfi@1100d000 {
514                 compatible = "mediatek,mt7623-nfc",
515                              "mediatek,mt2701-nfc";
516                 reg = <0 0x1100d000 0 0x1000>;
517                 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_LOW>;
518                 power-domains = <&scpsys MT2701_POWER_DOMAIN_IFR_MSC>;
519                 clocks = <&pericfg CLK_PERI_NFI>,
520                          <&pericfg CLK_PERI_NFI_PAD>;
521                 clock-names = "nfi_clk", "pad_clk";
522                 status = "disabled";
523                 ecc-engine = <&bch>;
524                 #address-cells = <1>;
525                 #size-cells = <0>;
526         };
527
528         bch: ecc@1100e000 {
529                 compatible = "mediatek,mt7623-ecc",
530                              "mediatek,mt2701-ecc";
531                 reg = <0 0x1100e000 0 0x1000>;
532                 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_LOW>;
533                 clocks = <&pericfg CLK_PERI_NFI_ECC>;
534                 clock-names = "nfiecc_clk";
535                 status = "disabled";
536         };
537
538         nor_flash: spi@11014000 {
539                 compatible = "mediatek,mt7623-nor",
540                              "mediatek,mt8173-nor";
541                 reg = <0 0x11014000 0 0x1000>;
542                 clocks = <&pericfg CLK_PERI_FLASH>,
543                          <&topckgen CLK_TOP_FLASH_SEL>;
544                 clock-names = "spi", "sf";
545                 #address-cells = <1>;
546                 #size-cells = <0>;
547                 status = "disabled";
548         };
549
550         spi1: spi@11016000 {
551                 compatible = "mediatek,mt7623-spi",
552                              "mediatek,mt2701-spi";
553                 #address-cells = <1>;
554                 #size-cells = <0>;
555                 reg = <0 0x11016000 0 0x100>;
556                 interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
557                 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
558                          <&topckgen CLK_TOP_SPI1_SEL>,
559                          <&pericfg CLK_PERI_SPI1>;
560                 clock-names = "parent-clk", "sel-clk", "spi-clk";
561                 status = "disabled";
562         };
563
564         spi2: spi@11017000 {
565                 compatible = "mediatek,mt7623-spi",
566                              "mediatek,mt2701-spi";
567                 #address-cells = <1>;
568                 #size-cells = <0>;
569                 reg = <0 0x11017000 0 0x1000>;
570                 interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_LOW>;
571                 clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
572                          <&topckgen CLK_TOP_SPI2_SEL>,
573                          <&pericfg CLK_PERI_SPI2>;
574                 clock-names = "parent-clk", "sel-clk", "spi-clk";
575                 status = "disabled";
576         };
577
578         audsys: clock-controller@11220000 {
579                 compatible = "mediatek,mt7623-audsys",
580                              "mediatek,mt2701-audsys",
581                              "syscon";
582                 reg = <0 0x11220000 0 0x2000>;
583                 #clock-cells = <1>;
584
585                 afe: audio-controller {
586                         compatible = "mediatek,mt7623-audio",
587                                      "mediatek,mt2701-audio";
588                         interrupts =  <GIC_SPI 104 IRQ_TYPE_LEVEL_LOW>,
589                                       <GIC_SPI 132 IRQ_TYPE_LEVEL_LOW>;
590                         interrupt-names = "afe", "asys";
591                         power-domains = <&scpsys MT2701_POWER_DOMAIN_IFR_MSC>;
592
593                         clocks = <&infracfg CLK_INFRA_AUDIO>,
594                                  <&topckgen CLK_TOP_AUD_MUX1_SEL>,
595                                  <&topckgen CLK_TOP_AUD_MUX2_SEL>,
596                                  <&topckgen CLK_TOP_AUD_48K_TIMING>,
597                                  <&topckgen CLK_TOP_AUD_44K_TIMING>,
598                                  <&topckgen CLK_TOP_AUD_K1_SRC_SEL>,
599                                  <&topckgen CLK_TOP_AUD_K2_SRC_SEL>,
600                                  <&topckgen CLK_TOP_AUD_K3_SRC_SEL>,
601                                  <&topckgen CLK_TOP_AUD_K4_SRC_SEL>,
602                                  <&topckgen CLK_TOP_AUD_K1_SRC_DIV>,
603                                  <&topckgen CLK_TOP_AUD_K2_SRC_DIV>,
604                                  <&topckgen CLK_TOP_AUD_K3_SRC_DIV>,
605                                  <&topckgen CLK_TOP_AUD_K4_SRC_DIV>,
606                                  <&topckgen CLK_TOP_AUD_I2S1_MCLK>,
607                                  <&topckgen CLK_TOP_AUD_I2S2_MCLK>,
608                                  <&topckgen CLK_TOP_AUD_I2S3_MCLK>,
609                                  <&topckgen CLK_TOP_AUD_I2S4_MCLK>,
610                                  <&audsys CLK_AUD_I2SO1>,
611                                  <&audsys CLK_AUD_I2SO2>,
612                                  <&audsys CLK_AUD_I2SO3>,
613                                  <&audsys CLK_AUD_I2SO4>,
614                                  <&audsys CLK_AUD_I2SIN1>,
615                                  <&audsys CLK_AUD_I2SIN2>,
616                                  <&audsys CLK_AUD_I2SIN3>,
617                                  <&audsys CLK_AUD_I2SIN4>,
618                                  <&audsys CLK_AUD_ASRCO1>,
619                                  <&audsys CLK_AUD_ASRCO2>,
620                                  <&audsys CLK_AUD_ASRCO3>,
621                                  <&audsys CLK_AUD_ASRCO4>,
622                                  <&audsys CLK_AUD_AFE>,
623                                  <&audsys CLK_AUD_AFE_CONN>,
624                                  <&audsys CLK_AUD_A1SYS>,
625                                  <&audsys CLK_AUD_A2SYS>,
626                                  <&audsys CLK_AUD_AFE_MRGIF>;
627
628                         clock-names = "infra_sys_audio_clk",
629                                       "top_audio_mux1_sel",
630                                       "top_audio_mux2_sel",
631                                       "top_audio_a1sys_hp",
632                                       "top_audio_a2sys_hp",
633                                       "i2s0_src_sel",
634                                       "i2s1_src_sel",
635                                       "i2s2_src_sel",
636                                       "i2s3_src_sel",
637                                       "i2s0_src_div",
638                                       "i2s1_src_div",
639                                       "i2s2_src_div",
640                                       "i2s3_src_div",
641                                       "i2s0_mclk_en",
642                                       "i2s1_mclk_en",
643                                       "i2s2_mclk_en",
644                                       "i2s3_mclk_en",
645                                       "i2so0_hop_ck",
646                                       "i2so1_hop_ck",
647                                       "i2so2_hop_ck",
648                                       "i2so3_hop_ck",
649                                       "i2si0_hop_ck",
650                                       "i2si1_hop_ck",
651                                       "i2si2_hop_ck",
652                                       "i2si3_hop_ck",
653                                       "asrc0_out_ck",
654                                       "asrc1_out_ck",
655                                       "asrc2_out_ck",
656                                       "asrc3_out_ck",
657                                       "audio_afe_pd",
658                                       "audio_afe_conn_pd",
659                                       "audio_a1sys_pd",
660                                       "audio_a2sys_pd",
661                                       "audio_mrgif_pd";
662
663                         assigned-clocks = <&topckgen CLK_TOP_AUD_MUX1_SEL>,
664                                           <&topckgen CLK_TOP_AUD_MUX2_SEL>,
665                                           <&topckgen CLK_TOP_AUD_MUX1_DIV>,
666                                           <&topckgen CLK_TOP_AUD_MUX2_DIV>;
667                         assigned-clock-parents = <&topckgen CLK_TOP_AUD1PLL_98M>,
668                                                  <&topckgen CLK_TOP_AUD2PLL_90M>;
669                         assigned-clock-rates = <0>, <0>, <49152000>, <45158400>;
670                 };
671         };
672
673         mmc0: mmc@11230000 {
674                 compatible = "mediatek,mt7623-mmc",
675                              "mediatek,mt2701-mmc";
676                 reg = <0 0x11230000 0 0x1000>;
677                 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_LOW>;
678                 clocks = <&pericfg CLK_PERI_MSDC30_0>,
679                          <&topckgen CLK_TOP_MSDC30_0_SEL>;
680                 clock-names = "source", "hclk";
681                 status = "disabled";
682         };
683
684         mmc1: mmc@11240000 {
685                 compatible = "mediatek,mt7623-mmc",
686                              "mediatek,mt2701-mmc";
687                 reg = <0 0x11240000 0 0x1000>;
688                 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_LOW>;
689                 clocks = <&pericfg CLK_PERI_MSDC30_1>,
690                          <&topckgen CLK_TOP_MSDC30_1_SEL>;
691                 clock-names = "source", "hclk";
692                 status = "disabled";
693         };
694
695         g3dsys: syscon@13000000 {
696                 compatible = "mediatek,mt7623-g3dsys",
697                              "mediatek,mt2701-g3dsys",
698                              "syscon";
699                 reg = <0 0x13000000 0 0x200>;
700                 #clock-cells = <1>;
701                 #reset-cells = <1>;
702         };
703
704         mmsys: syscon@14000000 {
705                 compatible = "mediatek,mt7623-mmsys",
706                              "mediatek,mt2701-mmsys",
707                              "syscon";
708                 reg = <0 0x14000000 0 0x1000>;
709                 #clock-cells = <1>;
710         };
711
712         imgsys: syscon@15000000 {
713                 compatible = "mediatek,mt7623-imgsys",
714                              "mediatek,mt2701-imgsys",
715                              "syscon";
716                 reg = <0 0x15000000 0 0x1000>;
717                 #clock-cells = <1>;
718         };
719
720         vdecsys: syscon@16000000 {
721                 compatible = "mediatek,mt7623-vdecsys",
722                              "mediatek,mt2701-vdecsys",
723                              "syscon";
724                 reg = <0 0x16000000 0 0x1000>;
725                 #clock-cells = <1>;
726         };
727
728         hifsys: syscon@1a000000 {
729                 compatible = "mediatek,mt7623-hifsys",
730                              "mediatek,mt2701-hifsys",
731                              "syscon";
732                 reg = <0 0x1a000000 0 0x1000>;
733                 #clock-cells = <1>;
734                 #reset-cells = <1>;
735         };
736
737         pcie: pcie@1a140000 {
738                 compatible = "mediatek,mt7623-pcie";
739                 device_type = "pci";
740                 reg = <0 0x1a140000 0 0x1000>, /* PCIe shared registers */
741                       <0 0x1a142000 0 0x1000>, /* Port0 registers */
742                       <0 0x1a143000 0 0x1000>, /* Port1 registers */
743                       <0 0x1a144000 0 0x1000>; /* Port2 registers */
744                 reg-names = "subsys", "port0", "port1", "port2";
745                 #address-cells = <3>;
746                 #size-cells = <2>;
747                 #interrupt-cells = <1>;
748                 interrupt-map-mask = <0xf800 0 0 0>;
749                 interrupt-map = <0x0000 0 0 0 &sysirq GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>,
750                                 <0x0800 0 0 0 &sysirq GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>,
751                                 <0x1000 0 0 0 &sysirq GIC_SPI 195 IRQ_TYPE_LEVEL_LOW>;
752                 clocks = <&topckgen CLK_TOP_ETHIF_SEL>,
753                          <&hifsys CLK_HIFSYS_PCIE0>,
754                          <&hifsys CLK_HIFSYS_PCIE1>,
755                          <&hifsys CLK_HIFSYS_PCIE2>;
756                 clock-names = "free_ck", "sys_ck0", "sys_ck1", "sys_ck2";
757                 resets = <&hifsys MT2701_HIFSYS_PCIE0_RST>,
758                          <&hifsys MT2701_HIFSYS_PCIE1_RST>,
759                          <&hifsys MT2701_HIFSYS_PCIE2_RST>;
760                 reset-names = "pcie-rst0", "pcie-rst1", "pcie-rst2";
761                 phys = <&pcie0_port PHY_TYPE_PCIE>,
762                        <&pcie1_port PHY_TYPE_PCIE>,
763                        <&u3port1 PHY_TYPE_PCIE>;
764                 phy-names = "pcie-phy0", "pcie-phy1", "pcie-phy2";
765                 power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
766                 bus-range = <0x00 0xff>;
767                 status = "disabled";
768                 ranges = <0x81000000 0 0x1a160000 0 0x1a160000 0 0x00010000
769                           0x83000000 0 0x60000000 0 0x60000000 0 0x10000000>;
770
771                 pcie@0,0 {
772                         reg = <0x0000 0 0 0 0>;
773                         #address-cells = <3>;
774                         #size-cells = <2>;
775                         #interrupt-cells = <1>;
776                         interrupt-map-mask = <0 0 0 0>;
777                         interrupt-map = <0 0 0 0 &sysirq GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>;
778                         ranges;
779                         num-lanes = <1>;
780                         status = "disabled";
781                 };
782
783                 pcie@1,0 {
784                         reg = <0x0800 0 0 0 0>;
785                         #address-cells = <3>;
786                         #size-cells = <2>;
787                         #interrupt-cells = <1>;
788                         interrupt-map-mask = <0 0 0 0>;
789                         interrupt-map = <0 0 0 0 &sysirq GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>;
790                         ranges;
791                         num-lanes = <1>;
792                         status = "disabled";
793                 };
794
795                 pcie@2,0 {
796                         reg = <0x1000 0 0 0 0>;
797                         #address-cells = <3>;
798                         #size-cells = <2>;
799                         #interrupt-cells = <1>;
800                         interrupt-map-mask = <0 0 0 0>;
801                         interrupt-map = <0 0 0 0 &sysirq GIC_SPI 195 IRQ_TYPE_LEVEL_LOW>;
802                         ranges;
803                         num-lanes = <1>;
804                         status = "disabled";
805                 };
806         };
807
808         pcie0_phy: pcie-phy@1a149000 {
809                 compatible = "mediatek,generic-tphy-v1";
810                 reg = <0 0x1a149000 0 0x0700>;
811                 #address-cells = <2>;
812                 #size-cells = <2>;
813                 ranges;
814                 status = "disabled";
815
816                 pcie0_port: pcie-phy@1a149900 {
817                         reg = <0 0x1a149900 0 0x0700>;
818                         clocks = <&clk26m>;
819                         clock-names = "ref";
820                         #phy-cells = <1>;
821                         status = "okay";
822                 };
823         };
824
825         pcie1_phy: pcie-phy@1a14a000 {
826                 compatible = "mediatek,generic-tphy-v1";
827                 reg = <0 0x1a14a000 0 0x0700>;
828                 #address-cells = <2>;
829                 #size-cells = <2>;
830                 ranges;
831                 status = "disabled";
832
833                 pcie1_port: pcie-phy@1a14a900 {
834                         reg = <0 0x1a14a900 0 0x0700>;
835                         clocks = <&clk26m>;
836                         clock-names = "ref";
837                         #phy-cells = <1>;
838                         status = "okay";
839                 };
840         };
841
842         usb1: usb@1a1c0000 {
843                 compatible = "mediatek,mt7623-xhci",
844                              "mediatek,mt8173-xhci";
845                 reg = <0 0x1a1c0000 0 0x1000>,
846                       <0 0x1a1c4700 0 0x0100>;
847                 reg-names = "mac", "ippc";
848                 interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_LOW>;
849                 clocks = <&hifsys CLK_HIFSYS_USB0PHY>,
850                          <&topckgen CLK_TOP_ETHIF_SEL>;
851                 clock-names = "sys_ck", "ref_ck";
852                 power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
853                 phys = <&u2port0 PHY_TYPE_USB2>, <&u3port0 PHY_TYPE_USB3>;
854                 status = "disabled";
855         };
856
857         u3phy1: usb-phy@1a1c4000 {
858                 compatible = "mediatek,mt7623-u3phy",
859                              "mediatek,mt2701-u3phy";
860                 reg = <0 0x1a1c4000 0 0x0700>;
861                 #address-cells = <2>;
862                 #size-cells = <2>;
863                 ranges;
864                 status = "disabled";
865
866                 u2port0: usb-phy@1a1c4800 {
867                         reg = <0 0x1a1c4800 0 0x0100>;
868                         clocks = <&topckgen CLK_TOP_USB_PHY48M>;
869                         clock-names = "ref";
870                         #phy-cells = <1>;
871                         status = "okay";
872                 };
873
874                 u3port0: usb-phy@1a1c4900 {
875                         reg = <0 0x1a1c4900 0 0x0700>;
876                         clocks = <&clk26m>;
877                         clock-names = "ref";
878                         #phy-cells = <1>;
879                         status = "okay";
880                 };
881         };
882
883         usb2: usb@1a240000 {
884                 compatible = "mediatek,mt7623-xhci",
885                              "mediatek,mt8173-xhci";
886                 reg = <0 0x1a240000 0 0x1000>,
887                       <0 0x1a244700 0 0x0100>;
888                 reg-names = "mac", "ippc";
889                 interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_LOW>;
890                 clocks = <&hifsys CLK_HIFSYS_USB1PHY>,
891                          <&topckgen CLK_TOP_ETHIF_SEL>;
892                 clock-names = "sys_ck", "ref_ck";
893                 power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
894                 phys = <&u2port1 PHY_TYPE_USB2>, <&u3port1 PHY_TYPE_USB3>;
895                 status = "disabled";
896         };
897
898         u3phy2: usb-phy@1a244000 {
899                 compatible = "mediatek,mt7623-u3phy",
900                              "mediatek,mt2701-u3phy";
901                 reg = <0 0x1a244000 0 0x0700>;
902                 #address-cells = <2>;
903                 #size-cells = <2>;
904                 ranges;
905                 status = "disabled";
906
907                 u2port1: usb-phy@1a244800 {
908                         reg = <0 0x1a244800 0 0x0100>;
909                         clocks = <&topckgen CLK_TOP_USB_PHY48M>;
910                         clock-names = "ref";
911                         #phy-cells = <1>;
912                         status = "okay";
913                 };
914
915                 u3port1: usb-phy@1a244900 {
916                         reg = <0 0x1a244900 0 0x0700>;
917                         clocks = <&clk26m>;
918                         clock-names = "ref";
919                         #phy-cells = <1>;
920                         status = "okay";
921                 };
922         };
923
924         ethsys: syscon@1b000000 {
925                 compatible = "mediatek,mt7623-ethsys",
926                              "mediatek,mt2701-ethsys",
927                              "syscon";
928                 reg = <0 0x1b000000 0 0x1000>;
929                 #clock-cells = <1>;
930                 #reset-cells = <1>;
931         };
932
933         hsdma: dma-controller@1b007000 {
934                 compatible = "mediatek,mt7623-hsdma";
935                 reg = <0 0x1b007000 0 0x1000>;
936                 interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_LOW>;
937                 clocks = <&ethsys CLK_ETHSYS_HSDMA>;
938                 clock-names = "hsdma";
939                 power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
940                 #dma-cells = <1>;
941         };
942
943         eth: ethernet@1b100000 {
944                 compatible = "mediatek,mt7623-eth",
945                              "mediatek,mt2701-eth",
946                              "syscon";
947                 reg = <0 0x1b100000 0 0x20000>;
948                 interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_LOW>,
949                              <GIC_SPI 199 IRQ_TYPE_LEVEL_LOW>,
950                              <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>;
951                 clocks = <&topckgen CLK_TOP_ETHIF_SEL>,
952                          <&ethsys CLK_ETHSYS_ESW>,
953                          <&ethsys CLK_ETHSYS_GP1>,
954                          <&ethsys CLK_ETHSYS_GP2>,
955                          <&apmixedsys CLK_APMIXED_TRGPLL>;
956                 clock-names = "ethif", "esw", "gp1", "gp2", "trgpll";
957                 resets = <&ethsys MT2701_ETHSYS_FE_RST>,
958                          <&ethsys MT2701_ETHSYS_GMAC_RST>,
959                          <&ethsys MT2701_ETHSYS_PPE_RST>;
960                 reset-names = "fe", "gmac", "ppe";
961                 power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
962                 mediatek,ethsys = <&ethsys>;
963                 mediatek,pctl = <&syscfg_pctl_a>;
964                 #address-cells = <1>;
965                 #size-cells = <0>;
966                 status = "disabled";
967         };
968
969         crypto: crypto@1b240000 {
970                 compatible = "mediatek,eip97-crypto";
971                 reg = <0 0x1b240000 0 0x20000>;
972                 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_LOW>,
973                              <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>,
974                              <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>,
975                              <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>,
976                              <GIC_SPI 97 IRQ_TYPE_LEVEL_LOW>;
977                 clocks = <&ethsys CLK_ETHSYS_CRYPTO>;
978                 clock-names = "cryp";
979                 power-domains = <&scpsys MT2701_POWER_DOMAIN_ETH>;
980                 status = "disabled";
981         };
982
983         bdpsys: syscon@1c000000 {
984                 compatible = "mediatek,mt7623-bdpsys",
985                              "mediatek,mt2701-bdpsys",
986                              "syscon";
987                 reg = <0 0x1c000000 0 0x1000>;
988                 #clock-cells = <1>;
989         };
990 };
991
992 &pio {
993         cir_pins_a:cir-default {
994                 pins-cir {
995                         pinmux = <MT7623_PIN_46_IR_FUNC_IR>;
996                         bias-disable;
997                 };
998         };
999
1000         i2c0_pins_a: i2c0-default {
1001                 pins-i2c0 {
1002                         pinmux = <MT7623_PIN_75_SDA0_FUNC_SDA0>,
1003                                  <MT7623_PIN_76_SCL0_FUNC_SCL0>;
1004                         bias-disable;
1005                 };
1006         };
1007
1008         i2c1_pins_a: i2c1-default {
1009                 pin-i2c1 {
1010                         pinmux = <MT7623_PIN_57_SDA1_FUNC_SDA1>,
1011                                  <MT7623_PIN_58_SCL1_FUNC_SCL1>;
1012                         bias-disable;
1013                 };
1014         };
1015
1016         i2c1_pins_b: i2c1-alt {
1017                 pin-i2c1 {
1018                         pinmux = <MT7623_PIN_242_URTS2_FUNC_SCL1>,
1019                                  <MT7623_PIN_243_UCTS2_FUNC_SDA1>;
1020                         bias-disable;
1021                 };
1022         };
1023
1024         i2c2_pins_a: i2c2-default {
1025                 pin-i2c2 {
1026                         pinmux = <MT7623_PIN_77_SDA2_FUNC_SDA2>,
1027                                  <MT7623_PIN_78_SCL2_FUNC_SCL2>;
1028                         bias-disable;
1029                 };
1030         };
1031
1032         i2c2_pins_b: i2c2-alt {
1033                 pin-i2c2 {
1034                         pinmux = <MT7623_PIN_122_GPIO122_FUNC_SDA2>,
1035                                  <MT7623_PIN_123_HTPLG_FUNC_SCL2>;
1036                         bias-disable;
1037                 };
1038         };
1039
1040         i2s0_pins_a: i2s0-default {
1041                 pin-i2s0 {
1042                         pinmux = <MT7623_PIN_49_I2S0_DATA_FUNC_I2S0_DATA>,
1043                                  <MT7623_PIN_72_I2S0_DATA_IN_FUNC_I2S0_DATA_IN>,
1044                                  <MT7623_PIN_73_I2S0_LRCK_FUNC_I2S0_LRCK>,
1045                                  <MT7623_PIN_74_I2S0_BCK_FUNC_I2S0_BCK>,
1046                                  <MT7623_PIN_126_I2S0_MCLK_FUNC_I2S0_MCLK>;
1047                         drive-strength = <MTK_DRIVE_12mA>;
1048                         bias-pull-down;
1049                 };
1050         };
1051
1052         i2s1_pins_a: i2s1-default {
1053                 pin-i2s1 {
1054                         pinmux = <MT7623_PIN_33_I2S1_DATA_FUNC_I2S1_DATA>,
1055                                  <MT7623_PIN_34_I2S1_DATA_IN_FUNC_I2S1_DATA_IN>,
1056                                  <MT7623_PIN_35_I2S1_BCK_FUNC_I2S1_BCK>,
1057                                  <MT7623_PIN_36_I2S1_LRCK_FUNC_I2S1_LRCK>,
1058                                  <MT7623_PIN_37_I2S1_MCLK_FUNC_I2S1_MCLK>;
1059                         drive-strength = <MTK_DRIVE_12mA>;
1060                         bias-pull-down;
1061                 };
1062         };
1063
1064         key_pins_a: keys-alt {
1065                 pins-keys {
1066                         pinmux = <MT7623_PIN_256_GPIO256_FUNC_GPIO256>,
1067                                  <MT7623_PIN_257_GPIO257_FUNC_GPIO257> ;
1068                         input-enable;
1069                 };
1070         };
1071
1072         led_pins_a: leds-alt {
1073                 pins-leds {
1074                         pinmux = <MT7623_PIN_239_EXT_SDIO0_FUNC_GPIO239>,
1075                                  <MT7623_PIN_240_EXT_XCS_FUNC_GPIO240>,
1076                                  <MT7623_PIN_241_EXT_SCK_FUNC_GPIO241>;
1077                 };
1078         };
1079
1080         mmc0_pins_default: mmc0default {
1081                 pins-cmd-dat {
1082                         pinmux = <MT7623_PIN_111_MSDC0_DAT7_FUNC_MSDC0_DAT7>,
1083                                  <MT7623_PIN_112_MSDC0_DAT6_FUNC_MSDC0_DAT6>,
1084                                  <MT7623_PIN_113_MSDC0_DAT5_FUNC_MSDC0_DAT5>,
1085                                  <MT7623_PIN_114_MSDC0_DAT4_FUNC_MSDC0_DAT4>,
1086                                  <MT7623_PIN_118_MSDC0_DAT3_FUNC_MSDC0_DAT3>,
1087                                  <MT7623_PIN_119_MSDC0_DAT2_FUNC_MSDC0_DAT2>,
1088                                  <MT7623_PIN_120_MSDC0_DAT1_FUNC_MSDC0_DAT1>,
1089                                  <MT7623_PIN_121_MSDC0_DAT0_FUNC_MSDC0_DAT0>,
1090                                  <MT7623_PIN_116_MSDC0_CMD_FUNC_MSDC0_CMD>;
1091                         input-enable;
1092                         bias-pull-up;
1093                 };
1094
1095                 pins-clk {
1096                         pinmux = <MT7623_PIN_117_MSDC0_CLK_FUNC_MSDC0_CLK>;
1097                         bias-pull-down;
1098                 };
1099
1100                 pins-rst {
1101                         pinmux = <MT7623_PIN_115_MSDC0_RSTB_FUNC_MSDC0_RSTB>;
1102                         bias-pull-up;
1103                 };
1104         };
1105
1106         mmc0_pins_uhs: mmc0 {
1107                 pins-cmd-dat {
1108                         pinmux = <MT7623_PIN_111_MSDC0_DAT7_FUNC_MSDC0_DAT7>,
1109                                  <MT7623_PIN_112_MSDC0_DAT6_FUNC_MSDC0_DAT6>,
1110                                  <MT7623_PIN_113_MSDC0_DAT5_FUNC_MSDC0_DAT5>,
1111                                  <MT7623_PIN_114_MSDC0_DAT4_FUNC_MSDC0_DAT4>,
1112                                  <MT7623_PIN_118_MSDC0_DAT3_FUNC_MSDC0_DAT3>,
1113                                  <MT7623_PIN_119_MSDC0_DAT2_FUNC_MSDC0_DAT2>,
1114                                  <MT7623_PIN_120_MSDC0_DAT1_FUNC_MSDC0_DAT1>,
1115                                  <MT7623_PIN_121_MSDC0_DAT0_FUNC_MSDC0_DAT0>,
1116                                  <MT7623_PIN_116_MSDC0_CMD_FUNC_MSDC0_CMD>;
1117                         input-enable;
1118                         drive-strength = <MTK_DRIVE_2mA>;
1119                         bias-pull-up = <MTK_PUPD_SET_R1R0_01>;
1120                 };
1121
1122                 pins-clk {
1123                         pinmux = <MT7623_PIN_117_MSDC0_CLK_FUNC_MSDC0_CLK>;
1124                         drive-strength = <MTK_DRIVE_2mA>;
1125                         bias-pull-down = <MTK_PUPD_SET_R1R0_01>;
1126                 };
1127
1128                 pins-rst {
1129                         pinmux = <MT7623_PIN_115_MSDC0_RSTB_FUNC_MSDC0_RSTB>;
1130                         bias-pull-up;
1131                 };
1132         };
1133
1134         mmc1_pins_default: mmc1default {
1135                 pins-cmd-dat {
1136                         pinmux = <MT7623_PIN_107_MSDC1_DAT0_FUNC_MSDC1_DAT0>,
1137                                  <MT7623_PIN_108_MSDC1_DAT1_FUNC_MSDC1_DAT1>,
1138                                  <MT7623_PIN_109_MSDC1_DAT2_FUNC_MSDC1_DAT2>,
1139                                  <MT7623_PIN_110_MSDC1_DAT3_FUNC_MSDC1_DAT3>,
1140                                  <MT7623_PIN_105_MSDC1_CMD_FUNC_MSDC1_CMD>;
1141                         input-enable;
1142                         drive-strength = <MTK_DRIVE_4mA>;
1143                         bias-pull-up = <MTK_PUPD_SET_R1R0_10>;
1144                 };
1145
1146                 pins-clk {
1147                         pinmux = <MT7623_PIN_106_MSDC1_CLK_FUNC_MSDC1_CLK>;
1148                         bias-pull-down;
1149                         drive-strength = <MTK_DRIVE_4mA>;
1150                 };
1151
1152                 pins-wp {
1153                         pinmux = <MT7623_PIN_29_EINT7_FUNC_MSDC1_WP>;
1154                         input-enable;
1155                         bias-pull-up;
1156                 };
1157
1158                 pins-insert {
1159                         pinmux = <MT7623_PIN_261_MSDC1_INS_FUNC_GPIO261>;
1160                         bias-pull-up;
1161                 };
1162         };
1163
1164         mmc1_pins_uhs: mmc1 {
1165                 pins-cmd-dat {
1166                         pinmux = <MT7623_PIN_107_MSDC1_DAT0_FUNC_MSDC1_DAT0>,
1167                                  <MT7623_PIN_108_MSDC1_DAT1_FUNC_MSDC1_DAT1>,
1168                                  <MT7623_PIN_109_MSDC1_DAT2_FUNC_MSDC1_DAT2>,
1169                                  <MT7623_PIN_110_MSDC1_DAT3_FUNC_MSDC1_DAT3>,
1170                                  <MT7623_PIN_105_MSDC1_CMD_FUNC_MSDC1_CMD>;
1171                         input-enable;
1172                         drive-strength = <MTK_DRIVE_4mA>;
1173                         bias-pull-up = <MTK_PUPD_SET_R1R0_10>;
1174                 };
1175
1176                 pins-clk {
1177                         pinmux = <MT7623_PIN_106_MSDC1_CLK_FUNC_MSDC1_CLK>;
1178                         drive-strength = <MTK_DRIVE_4mA>;
1179                         bias-pull-down = <MTK_PUPD_SET_R1R0_10>;
1180                 };
1181         };
1182
1183         nand_pins_default: nanddefault {
1184                 pins-ale {
1185                         pinmux = <MT7623_PIN_116_MSDC0_CMD_FUNC_NALE>;
1186                         drive-strength = <MTK_DRIVE_8mA>;
1187                         bias-pull-down = <MTK_PUPD_SET_R1R0_10>;
1188                 };
1189
1190                 pins-dat {
1191                         pinmux = <MT7623_PIN_111_MSDC0_DAT7_FUNC_NLD7>,
1192                                  <MT7623_PIN_112_MSDC0_DAT6_FUNC_NLD6>,
1193                                  <MT7623_PIN_114_MSDC0_DAT4_FUNC_NLD4>,
1194                                  <MT7623_PIN_118_MSDC0_DAT3_FUNC_NLD3>,
1195                                  <MT7623_PIN_121_MSDC0_DAT0_FUNC_NLD0>,
1196                                  <MT7623_PIN_120_MSDC0_DAT1_FUNC_NLD1>,
1197                                  <MT7623_PIN_113_MSDC0_DAT5_FUNC_NLD5>,
1198                                  <MT7623_PIN_115_MSDC0_RSTB_FUNC_NLD8>,
1199                                  <MT7623_PIN_119_MSDC0_DAT2_FUNC_NLD2>;
1200                         input-enable;
1201                         drive-strength = <MTK_DRIVE_8mA>;
1202                         bias-pull-up;
1203                 };
1204
1205                 pins-we {
1206                         pinmux = <MT7623_PIN_117_MSDC0_CLK_FUNC_NWEB>;
1207                         drive-strength = <MTK_DRIVE_8mA>;
1208                         bias-pull-up = <MTK_PUPD_SET_R1R0_10>;
1209                 };
1210         };
1211
1212         pcie_default: pcie_pin_default {
1213                 pins_cmd_dat {
1214                         pinmux = <MT7623_PIN_208_AUD_EXT_CK1_FUNC_PCIE0_PERST_N>,
1215                                  <MT7623_PIN_209_AUD_EXT_CK2_FUNC_PCIE1_PERST_N>;
1216                         bias-disable;
1217                 };
1218         };
1219
1220         pwm_pins_a: pwm-default {
1221                 pins-pwm {
1222                         pinmux = <MT7623_PIN_203_PWM0_FUNC_PWM0>,
1223                                  <MT7623_PIN_204_PWM1_FUNC_PWM1>,
1224                                  <MT7623_PIN_205_PWM2_FUNC_PWM2>,
1225                                  <MT7623_PIN_206_PWM3_FUNC_PWM3>,
1226                                  <MT7623_PIN_207_PWM4_FUNC_PWM4>;
1227                 };
1228         };
1229
1230         spi0_pins_a: spi0-default {
1231                 pins-spi {
1232                         pinmux = <MT7623_PIN_53_SPI0_CSN_FUNC_SPI0_CS>,
1233                                 <MT7623_PIN_54_SPI0_CK_FUNC_SPI0_CK>,
1234                                 <MT7623_PIN_55_SPI0_MI_FUNC_SPI0_MI>,
1235                                 <MT7623_PIN_56_SPI0_MO_FUNC_SPI0_MO>;
1236                         bias-disable;
1237                 };
1238         };
1239
1240         spi1_pins_a: spi1-default {
1241                 pins-spi {
1242                         pinmux = <MT7623_PIN_7_SPI1_CSN_FUNC_SPI1_CS>,
1243                                 <MT7623_PIN_199_SPI1_CK_FUNC_SPI1_CK>,
1244                                 <MT7623_PIN_8_SPI1_MI_FUNC_SPI1_MI>,
1245                                 <MT7623_PIN_9_SPI1_MO_FUNC_SPI1_MO>;
1246                 };
1247         };
1248
1249         spi2_pins_a: spi2-default {
1250                 pins-spi {
1251                         pinmux = <MT7623_PIN_101_SPI2_CSN_FUNC_SPI2_CS>,
1252                                  <MT7623_PIN_104_SPI2_CK_FUNC_SPI2_CK>,
1253                                  <MT7623_PIN_102_SPI2_MI_FUNC_SPI2_MI>,
1254                                  <MT7623_PIN_103_SPI2_MO_FUNC_SPI2_MO>;
1255                 };
1256         };
1257
1258         uart0_pins_a: uart0-default {
1259                 pins-dat {
1260                         pinmux = <MT7623_PIN_79_URXD0_FUNC_URXD0>,
1261                                  <MT7623_PIN_80_UTXD0_FUNC_UTXD0>;
1262                 };
1263         };
1264
1265         uart1_pins_a: uart1-default {
1266                 pins-dat {
1267                         pinmux = <MT7623_PIN_81_URXD1_FUNC_URXD1>,
1268                                  <MT7623_PIN_82_UTXD1_FUNC_UTXD1>;
1269                 };
1270         };
1271
1272         uart2_pins_a: uart2-default {
1273                 pins-dat {
1274                         pinmux = <MT7623_PIN_14_GPIO14_FUNC_URXD2>,
1275                                  <MT7623_PIN_15_GPIO15_FUNC_UTXD2>;
1276                 };
1277         };
1278
1279         uart2_pins_b: uart2-alt {
1280                 pins-dat {
1281                         pinmux = <MT7623_PIN_200_URXD2_FUNC_URXD2>,
1282                                  <MT7623_PIN_201_UTXD2_FUNC_UTXD2>;
1283                 };
1284         };
1285 };