Merge tag 'media/v5.8-3' of git://git.kernel.org/pub/scm/linux/kernel/git/mchehab...
[linux-2.6-microblaze.git] / arch / arm / boot / dts / imx6qdl-sabresd.dtsi
1 // SPDX-License-Identifier: GPL-2.0+
2 //
3 // Copyright 2012 Freescale Semiconductor, Inc.
4 // Copyright 2011 Linaro Ltd.
5
6 #include <dt-bindings/clock/imx6qdl-clock.h>
7 #include <dt-bindings/gpio/gpio.h>
8 #include <dt-bindings/input/input.h>
9
10 / {
11         chosen {
12                 stdout-path = &uart1;
13         };
14
15         memory@10000000 {
16                 device_type = "memory";
17                 reg = <0x10000000 0x40000000>;
18         };
19
20         reg_usb_otg_vbus: regulator-usb-otg-vbus {
21                 compatible = "regulator-fixed";
22                 regulator-name = "usb_otg_vbus";
23                 regulator-min-microvolt = <5000000>;
24                 regulator-max-microvolt = <5000000>;
25                 gpio = <&gpio3 22 GPIO_ACTIVE_HIGH>;
26                 enable-active-high;
27                 vin-supply = <&swbst_reg>;
28         };
29
30         reg_usb_h1_vbus: regulator-usb-h1-vbus {
31                 compatible = "regulator-fixed";
32                 regulator-name = "usb_h1_vbus";
33                 regulator-min-microvolt = <5000000>;
34                 regulator-max-microvolt = <5000000>;
35                 gpio = <&gpio1 29 GPIO_ACTIVE_HIGH>;
36                 enable-active-high;
37                 vin-supply = <&swbst_reg>;
38         };
39
40         reg_audio: regulator-audio {
41                 compatible = "regulator-fixed";
42                 regulator-name = "wm8962-supply";
43                 gpio = <&gpio4 10 GPIO_ACTIVE_HIGH>;
44                 enable-active-high;
45         };
46
47         reg_pcie: regulator-pcie {
48                 compatible = "regulator-fixed";
49                 pinctrl-names = "default";
50                 pinctrl-0 = <&pinctrl_pcie_reg>;
51                 regulator-name = "MPCIE_3V3";
52                 regulator-min-microvolt = <3300000>;
53                 regulator-max-microvolt = <3300000>;
54                 gpio = <&gpio3 19 GPIO_ACTIVE_HIGH>;
55                 enable-active-high;
56         };
57
58         reg_sensors: regulator-sensors {
59                 compatible = "regulator-fixed";
60                 pinctrl-names = "default";
61                 pinctrl-0 = <&pinctrl_sensors_reg>;
62                 regulator-name = "sensors-supply";
63                 regulator-min-microvolt = <3300000>;
64                 regulator-max-microvolt = <3300000>;
65                 gpio = <&gpio2 31 GPIO_ACTIVE_HIGH>;
66                 enable-active-high;
67         };
68
69         gpio-keys {
70                 compatible = "gpio-keys";
71                 pinctrl-names = "default";
72                 pinctrl-0 = <&pinctrl_gpio_keys>;
73
74                 power {
75                         label = "Power Button";
76                         gpios = <&gpio3 29 GPIO_ACTIVE_LOW>;
77                         wakeup-source;
78                         linux,code = <KEY_POWER>;
79                 };
80
81                 volume-up {
82                         label = "Volume Up";
83                         gpios = <&gpio1 4 GPIO_ACTIVE_LOW>;
84                         wakeup-source;
85                         linux,code = <KEY_VOLUMEUP>;
86                 };
87
88                 volume-down {
89                         label = "Volume Down";
90                         gpios = <&gpio1 5 GPIO_ACTIVE_LOW>;
91                         wakeup-source;
92                         linux,code = <KEY_VOLUMEDOWN>;
93                 };
94         };
95
96         sound {
97                 compatible = "fsl,imx6q-sabresd-wm8962",
98                            "fsl,imx-audio-wm8962";
99                 model = "wm8962-audio";
100                 ssi-controller = <&ssi2>;
101                 audio-codec = <&codec>;
102                 audio-routing =
103                         "Headphone Jack", "HPOUTL",
104                         "Headphone Jack", "HPOUTR",
105                         "Ext Spk", "SPKOUTL",
106                         "Ext Spk", "SPKOUTR",
107                         "AMIC", "MICBIAS",
108                         "IN3R", "AMIC";
109                 mux-int-port = <2>;
110                 mux-ext-port = <3>;
111         };
112
113         backlight_lvds: backlight-lvds {
114                 compatible = "pwm-backlight";
115                 pwms = <&pwm1 0 5000000>;
116                 brightness-levels = <0 4 8 16 32 64 128 255>;
117                 default-brightness-level = <7>;
118                 status = "okay";
119         };
120
121         leds {
122                 compatible = "gpio-leds";
123                 pinctrl-names = "default";
124                 pinctrl-0 = <&pinctrl_gpio_leds>;
125
126                 red {
127                         gpios = <&gpio1 2 0>;
128                         default-state = "on";
129                 };
130         };
131
132         panel {
133                 compatible = "hannstar,hsd100pxn1";
134                 backlight = <&backlight_lvds>;
135
136                 port {
137                         panel_in: endpoint {
138                                 remote-endpoint = <&lvds0_out>;
139                         };
140                 };
141         };
142 };
143
144 &ipu1_csi0_from_ipu1_csi0_mux {
145         bus-width = <8>;
146         data-shift = <12>; /* Lines 19:12 used */
147         hsync-active = <1>;
148         vsync-active = <1>;
149 };
150
151 &ipu1_csi0_mux_from_parallel_sensor {
152         remote-endpoint = <&ov5642_to_ipu1_csi0_mux>;
153 };
154
155 &ipu1_csi0 {
156         pinctrl-names = "default";
157         pinctrl-0 = <&pinctrl_ipu1_csi0>;
158 };
159
160 &mipi_csi {
161         status = "okay";
162
163         port@0 {
164                 reg = <0>;
165
166                 mipi_csi2_in: endpoint {
167                         remote-endpoint = <&ov5640_to_mipi_csi2>;
168                         clock-lanes = <0>;
169                         data-lanes = <1 2>;
170                 };
171         };
172 };
173
174 &audmux {
175         pinctrl-names = "default";
176         pinctrl-0 = <&pinctrl_audmux>;
177         status = "okay";
178 };
179
180 &clks {
181         assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
182                           <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
183         assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
184                                  <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
185 };
186
187 &ecspi1 {
188         cs-gpios = <&gpio4 9 0>;
189         pinctrl-names = "default";
190         pinctrl-0 = <&pinctrl_ecspi1>;
191         status = "okay";
192
193         flash: m25p80@0 {
194                 #address-cells = <1>;
195                 #size-cells = <1>;
196                 compatible = "st,m25p32", "jedec,spi-nor";
197                 spi-max-frequency = <20000000>;
198                 reg = <0>;
199         };
200 };
201
202 &fec {
203         pinctrl-names = "default";
204         pinctrl-0 = <&pinctrl_enet>;
205         phy-mode = "rgmii-id";
206         phy-reset-gpios = <&gpio1 25 GPIO_ACTIVE_LOW>;
207         fsl,magic-packet;
208         status = "okay";
209 };
210
211 &hdmi {
212         pinctrl-names = "default";
213         pinctrl-0 = <&pinctrl_hdmi_cec>;
214         ddc-i2c-bus = <&i2c2>;
215         status = "okay";
216 };
217
218 &i2c1 {
219         clock-frequency = <100000>;
220         pinctrl-names = "default";
221         pinctrl-0 = <&pinctrl_i2c1>;
222         status = "okay";
223
224         codec: wm8962@1a {
225                 compatible = "wlf,wm8962";
226                 reg = <0x1a>;
227                 clocks = <&clks IMX6QDL_CLK_CKO>;
228                 DCVDD-supply = <&reg_audio>;
229                 DBVDD-supply = <&reg_audio>;
230                 AVDD-supply = <&reg_audio>;
231                 CPVDD-supply = <&reg_audio>;
232                 MICVDD-supply = <&reg_audio>;
233                 PLLVDD-supply = <&reg_audio>;
234                 SPKVDD1-supply = <&reg_audio>;
235                 SPKVDD2-supply = <&reg_audio>;
236                 gpio-cfg = <
237                         0x0000 /* 0:Default */
238                         0x0000 /* 1:Default */
239                         0x0013 /* 2:FN_DMICCLK */
240                         0x0000 /* 3:Default */
241                         0x8014 /* 4:FN_DMICCDAT */
242                         0x0000 /* 5:Default */
243                 >;
244         };
245
246         accelerometer@1c {
247                 compatible = "fsl,mma8451";
248                 reg = <0x1c>;
249                 pinctrl-names = "default";
250                 pinctrl-0 = <&pinctrl_i2c1_mma8451_int>;
251                 interrupt-parent = <&gpio1>;
252                 interrupts = <18 IRQ_TYPE_LEVEL_LOW>;
253                 vdd-supply = <&reg_sensors>;
254                 vddio-supply = <&reg_sensors>;
255         };
256
257         ov5642: camera@3c {
258                 compatible = "ovti,ov5642";
259                 pinctrl-names = "default";
260                 pinctrl-0 = <&pinctrl_ov5642>;
261                 clocks = <&clks IMX6QDL_CLK_CKO>;
262                 clock-names = "xclk";
263                 reg = <0x3c>;
264                 DOVDD-supply = <&vgen4_reg>; /* 1.8v */
265                 AVDD-supply = <&vgen3_reg>;  /* 2.8v, rev C board is VGEN3
266                                                 rev B board is VGEN5 */
267                 DVDD-supply = <&vgen2_reg>;  /* 1.5v*/
268                 powerdown-gpios = <&gpio1 16 GPIO_ACTIVE_HIGH>;
269                 reset-gpios = <&gpio1 17 GPIO_ACTIVE_LOW>;
270                 status = "disabled";
271
272                 port {
273                         ov5642_to_ipu1_csi0_mux: endpoint {
274                                 remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>;
275                                 bus-width = <8>;
276                                 hsync-active = <1>;
277                                 vsync-active = <1>;
278                         };
279                 };
280         };
281 };
282
283 &i2c2 {
284         clock-frequency = <100000>;
285         pinctrl-names = "default";
286         pinctrl-0 = <&pinctrl_i2c2>;
287         status = "okay";
288
289         touchscreen@4 {
290                 compatible = "eeti,egalax_ts";
291                 reg = <0x04>;
292                 pinctrl-names = "default";
293                 pinctrl-0 = <&pinctrl_i2c2_egalax_int>;
294                 interrupt-parent = <&gpio6>;
295                 interrupts = <8 IRQ_TYPE_EDGE_FALLING>;
296                 wakeup-gpios = <&gpio6 8 GPIO_ACTIVE_HIGH>;
297         };
298
299         ov5640: camera@3c {
300                 compatible = "ovti,ov5640";
301                 pinctrl-names = "default";
302                 pinctrl-0 = <&pinctrl_ov5640>;
303                 reg = <0x3c>;
304                 clocks = <&clks IMX6QDL_CLK_CKO>;
305                 clock-names = "xclk";
306                 DOVDD-supply = <&vgen4_reg>; /* 1.8v */
307                 AVDD-supply = <&vgen3_reg>;  /* 2.8v, rev C board is VGEN3
308                                                 rev B board is VGEN5 */
309                 DVDD-supply = <&vgen2_reg>;  /* 1.5v*/
310                 powerdown-gpios = <&gpio1 19 GPIO_ACTIVE_HIGH>;
311                 reset-gpios = <&gpio1 20 GPIO_ACTIVE_LOW>;
312
313                 port {
314                         ov5640_to_mipi_csi2: endpoint {
315                                 remote-endpoint = <&mipi_csi2_in>;
316                                 clock-lanes = <0>;
317                                 data-lanes = <1 2>;
318                         };
319                 };
320         };
321
322         pmic: pfuze100@8 {
323                 compatible = "fsl,pfuze100";
324                 reg = <0x08>;
325
326                 regulators {
327                         sw1a_reg: sw1ab {
328                                 regulator-min-microvolt = <300000>;
329                                 regulator-max-microvolt = <1875000>;
330                                 regulator-boot-on;
331                                 regulator-always-on;
332                                 regulator-ramp-delay = <6250>;
333                         };
334
335                         sw1c_reg: sw1c {
336                                 regulator-min-microvolt = <300000>;
337                                 regulator-max-microvolt = <1875000>;
338                                 regulator-boot-on;
339                                 regulator-always-on;
340                                 regulator-ramp-delay = <6250>;
341                         };
342
343                         sw2_reg: sw2 {
344                                 regulator-min-microvolt = <800000>;
345                                 regulator-max-microvolt = <3300000>;
346                                 regulator-boot-on;
347                                 regulator-always-on;
348                                 regulator-ramp-delay = <6250>;
349                         };
350
351                         sw3a_reg: sw3a {
352                                 regulator-min-microvolt = <400000>;
353                                 regulator-max-microvolt = <1975000>;
354                                 regulator-boot-on;
355                                 regulator-always-on;
356                         };
357
358                         sw3b_reg: sw3b {
359                                 regulator-min-microvolt = <400000>;
360                                 regulator-max-microvolt = <1975000>;
361                                 regulator-boot-on;
362                                 regulator-always-on;
363                         };
364
365                         sw4_reg: sw4 {
366                                 regulator-min-microvolt = <800000>;
367                                 regulator-max-microvolt = <3300000>;
368                                 regulator-always-on;
369                         };
370
371                         swbst_reg: swbst {
372                                 regulator-min-microvolt = <5000000>;
373                                 regulator-max-microvolt = <5150000>;
374                         };
375
376                         snvs_reg: vsnvs {
377                                 regulator-min-microvolt = <1000000>;
378                                 regulator-max-microvolt = <3000000>;
379                                 regulator-boot-on;
380                                 regulator-always-on;
381                         };
382
383                         vref_reg: vrefddr {
384                                 regulator-boot-on;
385                                 regulator-always-on;
386                         };
387
388                         vgen1_reg: vgen1 {
389                                 regulator-min-microvolt = <800000>;
390                                 regulator-max-microvolt = <1550000>;
391                         };
392
393                         vgen2_reg: vgen2 {
394                                 regulator-min-microvolt = <800000>;
395                                 regulator-max-microvolt = <1550000>;
396                         };
397
398                         vgen3_reg: vgen3 {
399                                 regulator-min-microvolt = <1800000>;
400                                 regulator-max-microvolt = <3300000>;
401                         };
402
403                         vgen4_reg: vgen4 {
404                                 regulator-min-microvolt = <1800000>;
405                                 regulator-max-microvolt = <3300000>;
406                                 regulator-always-on;
407                         };
408
409                         vgen5_reg: vgen5 {
410                                 regulator-min-microvolt = <1800000>;
411                                 regulator-max-microvolt = <3300000>;
412                                 regulator-always-on;
413                         };
414
415                         vgen6_reg: vgen6 {
416                                 regulator-min-microvolt = <1800000>;
417                                 regulator-max-microvolt = <3300000>;
418                                 regulator-always-on;
419                         };
420                 };
421         };
422 };
423
424 &i2c3 {
425         clock-frequency = <100000>;
426         pinctrl-names = "default";
427         pinctrl-0 = <&pinctrl_i2c3>;
428         status = "okay";
429
430         egalax_ts@4 {
431                 compatible = "eeti,egalax_ts";
432                 reg = <0x04>;
433                 interrupt-parent = <&gpio6>;
434                 interrupts = <7 2>;
435                 wakeup-gpios = <&gpio6 7 0>;
436         };
437
438         magnetometer@e {
439                 compatible = "fsl,mag3110";
440                 reg = <0x0e>;
441                 pinctrl-names = "default";
442                 pinctrl-0 = <&pinctrl_i2c3_mag3110_int>;
443                 interrupt-parent = <&gpio3>;
444                 interrupts = <16 IRQ_TYPE_EDGE_RISING>;
445                 vdd-supply = <&reg_sensors>;
446                 vddio-supply = <&reg_sensors>;
447         };
448
449         light-sensor@44 {
450                 compatible = "isil,isl29023";
451                 reg = <0x44>;
452                 pinctrl-names = "default";
453                 pinctrl-0 = <&pinctrl_i2c3_isl29023_int>;
454                 interrupt-parent = <&gpio3>;
455                 interrupts = <9 IRQ_TYPE_EDGE_FALLING>;
456                 vcc-supply = <&reg_sensors>;
457         };
458 };
459
460 &iomuxc {
461         pinctrl-names = "default";
462         pinctrl-0 = <&pinctrl_hog>;
463
464         imx6qdl-sabresd {
465                 pinctrl_hog: hoggrp {
466                         fsl,pins = <
467                                 MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x1b0b0
468                                 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1b0b0
469                                 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0
470                                 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1b0b0
471                                 MX6QDL_PAD_GPIO_0__CCM_CLKO1    0x130b0
472                                 MX6QDL_PAD_NANDF_CLE__GPIO6_IO07 0x1b0b0
473                                 MX6QDL_PAD_ENET_TXD1__GPIO1_IO29 0x1b0b0
474                                 MX6QDL_PAD_EIM_D22__GPIO3_IO22  0x1b0b0
475                                 MX6QDL_PAD_ENET_CRS_DV__GPIO1_IO25 0x1b0b0
476                         >;
477                 };
478
479                 pinctrl_audmux: audmuxgrp {
480                         fsl,pins = <
481                                 MX6QDL_PAD_CSI0_DAT7__AUD3_RXD          0x130b0
482                                 MX6QDL_PAD_CSI0_DAT4__AUD3_TXC          0x130b0
483                                 MX6QDL_PAD_CSI0_DAT5__AUD3_TXD          0x110b0
484                                 MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS         0x130b0
485                         >;
486                 };
487
488                 pinctrl_ecspi1: ecspi1grp {
489                         fsl,pins = <
490                                 MX6QDL_PAD_KEY_COL1__ECSPI1_MISO        0x100b1
491                                 MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI        0x100b1
492                                 MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK        0x100b1
493                                 MX6QDL_PAD_KEY_ROW1__GPIO4_IO09         0x1b0b0
494                         >;
495                 };
496
497                 pinctrl_enet: enetgrp {
498                         fsl,pins = <
499                                 MX6QDL_PAD_ENET_MDIO__ENET_MDIO         0x1b0b0
500                                 MX6QDL_PAD_ENET_MDC__ENET_MDC           0x1b0b0
501                                 MX6QDL_PAD_RGMII_TXC__RGMII_TXC         0x1b030
502                                 MX6QDL_PAD_RGMII_TD0__RGMII_TD0         0x1b030
503                                 MX6QDL_PAD_RGMII_TD1__RGMII_TD1         0x1b030
504                                 MX6QDL_PAD_RGMII_TD2__RGMII_TD2         0x1b030
505                                 MX6QDL_PAD_RGMII_TD3__RGMII_TD3         0x1b030
506                                 MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL   0x1b030
507                                 MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK    0x1b0b0
508                                 MX6QDL_PAD_RGMII_RXC__RGMII_RXC         0x1b030
509                                 MX6QDL_PAD_RGMII_RD0__RGMII_RD0         0x1b030
510                                 MX6QDL_PAD_RGMII_RD1__RGMII_RD1         0x1b030
511                                 MX6QDL_PAD_RGMII_RD2__RGMII_RD2         0x1b030
512                                 MX6QDL_PAD_RGMII_RD3__RGMII_RD3         0x1b030
513                                 MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL   0x1b030
514                                 MX6QDL_PAD_GPIO_16__ENET_REF_CLK        0x4001b0a8
515                         >;
516                 };
517
518                 pinctrl_gpio_keys: gpio_keysgrp {
519                         fsl,pins = <
520                                 MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x1b0b0
521                                 MX6QDL_PAD_GPIO_4__GPIO1_IO04  0x1b0b0
522                                 MX6QDL_PAD_GPIO_5__GPIO1_IO05  0x1b0b0
523                         >;
524                 };
525
526                 pinctrl_hdmi_cec: hdmicecgrp {
527                         fsl,pins = <
528                                 MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE   0x1f8b0
529                         >;
530                 };
531
532                 pinctrl_i2c1: i2c1grp {
533                         fsl,pins = <
534                                 MX6QDL_PAD_CSI0_DAT8__I2C1_SDA          0x4001b8b1
535                                 MX6QDL_PAD_CSI0_DAT9__I2C1_SCL          0x4001b8b1
536                         >;
537                 };
538
539                 pinctrl_i2c1_mma8451_int: i2c1mma8451intgrp {
540                         fsl,pins = <
541                                 MX6QDL_PAD_SD1_CMD__GPIO1_IO18          0xb0b1
542                         >;
543                 };
544
545                 pinctrl_i2c2: i2c2grp {
546                         fsl,pins = <
547                                 MX6QDL_PAD_KEY_COL3__I2C2_SCL           0x4001b8b1
548                                 MX6QDL_PAD_KEY_ROW3__I2C2_SDA           0x4001b8b1
549                         >;
550                 };
551
552                 pinctrl_i2c2_egalax_int: i2c2egalaxintgrp {
553                         fsl,pins = <
554                                 MX6QDL_PAD_NANDF_ALE__GPIO6_IO08        0x1b0b0
555                         >;
556                 };
557
558                 pinctrl_i2c3: i2c3grp {
559                         fsl,pins = <
560                                 MX6QDL_PAD_GPIO_3__I2C3_SCL             0x4001b8b1
561                                 MX6QDL_PAD_GPIO_6__I2C3_SDA             0x4001b8b1
562                         >;
563                 };
564
565                 pinctrl_i2c3_isl29023_int: i2c3isl29023intgrp {
566                         fsl,pins = <
567                                 MX6QDL_PAD_EIM_DA9__GPIO3_IO09          0xb0b1
568                         >;
569                 };
570
571                 pinctrl_i2c3_mag3110_int: i2c3mag3110intgrp {
572                         fsl,pins = <
573                                 MX6QDL_PAD_EIM_D16__GPIO3_IO16          0xb0b1
574                         >;
575                 };
576
577                 pinctrl_ipu1_csi0: ipu1csi0grp {
578                         fsl,pins = <
579                                 MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12    0x1b0b0
580                                 MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13    0x1b0b0
581                                 MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14    0x1b0b0
582                                 MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15    0x1b0b0
583                                 MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16    0x1b0b0
584                                 MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17    0x1b0b0
585                                 MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18    0x1b0b0
586                                 MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19    0x1b0b0
587                                 MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK   0x1b0b0
588                                 MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC      0x1b0b0
589                                 MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC     0x1b0b0
590                         >;
591                 };
592
593                 pinctrl_ov5640: ov5640grp {
594                         fsl,pins = <
595                                 MX6QDL_PAD_SD1_DAT2__GPIO1_IO19 0x1b0b0
596                                 MX6QDL_PAD_SD1_CLK__GPIO1_IO20  0x1b0b0
597                         >;
598                 };
599
600                 pinctrl_ov5642: ov5642grp {
601                         fsl,pins = <
602                                 MX6QDL_PAD_SD1_DAT0__GPIO1_IO16 0x1b0b0
603                                 MX6QDL_PAD_SD1_DAT1__GPIO1_IO17 0x1b0b0
604                         >;
605                 };
606
607                 pinctrl_pcie: pciegrp {
608                         fsl,pins = <
609                                 MX6QDL_PAD_GPIO_17__GPIO7_IO12  0x1b0b0
610                         >;
611                 };
612
613                 pinctrl_pcie_reg: pciereggrp {
614                         fsl,pins = <
615                                 MX6QDL_PAD_EIM_D19__GPIO3_IO19  0x1b0b0
616                         >;
617                 };
618
619                 pinctrl_pwm1: pwm1grp {
620                         fsl,pins = <
621                                 MX6QDL_PAD_SD1_DAT3__PWM1_OUT           0x1b0b1
622                         >;
623                 };
624
625                 pinctrl_sensors_reg: sensorsreggrp {
626                         fsl,pins = <
627                                 MX6QDL_PAD_EIM_EB3__GPIO2_IO31          0x1b0b0
628                         >;
629                 };
630
631                 pinctrl_uart1: uart1grp {
632                         fsl,pins = <
633                                 MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA    0x1b0b1
634                                 MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA    0x1b0b1
635                         >;
636                 };
637
638                 pinctrl_usbotg: usbotggrp {
639                         fsl,pins = <
640                                 MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID       0x17059
641                         >;
642                 };
643
644                 pinctrl_usdhc2: usdhc2grp {
645                         fsl,pins = <
646                                 MX6QDL_PAD_SD2_CMD__SD2_CMD             0x17059
647                                 MX6QDL_PAD_SD2_CLK__SD2_CLK             0x10059
648                                 MX6QDL_PAD_SD2_DAT0__SD2_DATA0          0x17059
649                                 MX6QDL_PAD_SD2_DAT1__SD2_DATA1          0x17059
650                                 MX6QDL_PAD_SD2_DAT2__SD2_DATA2          0x17059
651                                 MX6QDL_PAD_SD2_DAT3__SD2_DATA3          0x17059
652                                 MX6QDL_PAD_NANDF_D4__SD2_DATA4          0x17059
653                                 MX6QDL_PAD_NANDF_D5__SD2_DATA5          0x17059
654                                 MX6QDL_PAD_NANDF_D6__SD2_DATA6          0x17059
655                                 MX6QDL_PAD_NANDF_D7__SD2_DATA7          0x17059
656                         >;
657                 };
658
659                 pinctrl_usdhc3: usdhc3grp {
660                         fsl,pins = <
661                                 MX6QDL_PAD_SD3_CMD__SD3_CMD             0x17059
662                                 MX6QDL_PAD_SD3_CLK__SD3_CLK             0x10059
663                                 MX6QDL_PAD_SD3_DAT0__SD3_DATA0          0x17059
664                                 MX6QDL_PAD_SD3_DAT1__SD3_DATA1          0x17059
665                                 MX6QDL_PAD_SD3_DAT2__SD3_DATA2          0x17059
666                                 MX6QDL_PAD_SD3_DAT3__SD3_DATA3          0x17059
667                                 MX6QDL_PAD_SD3_DAT4__SD3_DATA4          0x17059
668                                 MX6QDL_PAD_SD3_DAT5__SD3_DATA5          0x17059
669                                 MX6QDL_PAD_SD3_DAT6__SD3_DATA6          0x17059
670                                 MX6QDL_PAD_SD3_DAT7__SD3_DATA7          0x17059
671                         >;
672                 };
673
674                 pinctrl_usdhc4: usdhc4grp {
675                         fsl,pins = <
676                                 MX6QDL_PAD_SD4_CMD__SD4_CMD             0x17059
677                                 MX6QDL_PAD_SD4_CLK__SD4_CLK             0x10059
678                                 MX6QDL_PAD_SD4_DAT0__SD4_DATA0          0x17059
679                                 MX6QDL_PAD_SD4_DAT1__SD4_DATA1          0x17059
680                                 MX6QDL_PAD_SD4_DAT2__SD4_DATA2          0x17059
681                                 MX6QDL_PAD_SD4_DAT3__SD4_DATA3          0x17059
682                                 MX6QDL_PAD_SD4_DAT4__SD4_DATA4          0x17059
683                                 MX6QDL_PAD_SD4_DAT5__SD4_DATA5          0x17059
684                                 MX6QDL_PAD_SD4_DAT6__SD4_DATA6          0x17059
685                                 MX6QDL_PAD_SD4_DAT7__SD4_DATA7          0x17059
686                         >;
687                 };
688
689                 pinctrl_wdog: wdoggrp {
690                         fsl,pins = <
691                                 MX6QDL_PAD_GPIO_1__WDOG2_B              0x1b0b0
692                         >;
693                 };
694         };
695
696         gpio_leds {
697                 pinctrl_gpio_leds: gpioledsgrp {
698                         fsl,pins = <
699                                 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
700                         >;
701                 };
702         };
703 };
704
705 &ldb {
706         status = "okay";
707
708         lvds-channel@1 {
709                 fsl,data-mapping = "spwg";
710                 fsl,data-width = <18>;
711                 status = "okay";
712
713                 port@4 {
714                         reg = <4>;
715
716                         lvds0_out: endpoint {
717                                 remote-endpoint = <&panel_in>;
718                         };
719                 };
720         };
721 };
722
723 &pcie {
724         pinctrl-names = "default";
725         pinctrl-0 = <&pinctrl_pcie>;
726         reset-gpio = <&gpio7 12 GPIO_ACTIVE_LOW>;
727         vpcie-supply = <&reg_pcie>;
728         status = "okay";
729 };
730
731 &pwm1 {
732         pinctrl-names = "default";
733         pinctrl-0 = <&pinctrl_pwm1>;
734         status = "okay";
735 };
736
737 &reg_arm {
738        vin-supply = <&sw1a_reg>;
739 };
740
741 &reg_pu {
742        vin-supply = <&sw1c_reg>;
743 };
744
745 &reg_soc {
746        vin-supply = <&sw1c_reg>;
747 };
748
749 &reg_vdd1p1 {
750         vin-supply = <&vgen5_reg>;
751 };
752
753 &reg_vdd2p5 {
754         vin-supply = <&vgen5_reg>;
755 };
756
757 &snvs_poweroff {
758         status = "okay";
759 };
760
761 &snvs_pwrkey {
762         status = "okay";
763 };
764
765 &ssi2 {
766         status = "okay";
767 };
768
769 &uart1 {
770         pinctrl-names = "default";
771         pinctrl-0 = <&pinctrl_uart1>;
772         status = "okay";
773 };
774
775 &usbh1 {
776         vbus-supply = <&reg_usb_h1_vbus>;
777         status = "okay";
778 };
779
780 &usbotg {
781         vbus-supply = <&reg_usb_otg_vbus>;
782         pinctrl-names = "default";
783         pinctrl-0 = <&pinctrl_usbotg>;
784         disable-over-current;
785         status = "okay";
786 };
787
788 &usdhc2 {
789         pinctrl-names = "default";
790         pinctrl-0 = <&pinctrl_usdhc2>;
791         bus-width = <8>;
792         cd-gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
793         wp-gpios = <&gpio2 3 GPIO_ACTIVE_HIGH>;
794         status = "okay";
795 };
796
797 &usdhc3 {
798         pinctrl-names = "default";
799         pinctrl-0 = <&pinctrl_usdhc3>;
800         bus-width = <8>;
801         cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
802         wp-gpios = <&gpio2 1 GPIO_ACTIVE_HIGH>;
803         status = "okay";
804 };
805
806 &usdhc4 {
807         pinctrl-names = "default";
808         pinctrl-0 = <&pinctrl_usdhc4>;
809         bus-width = <8>;
810         non-removable;
811         no-1-8-v;
812         status = "okay";
813 };
814
815 &wdog1 {
816         status = "disabled";
817 };
818
819 &wdog2 {
820         pinctrl-names = "default";
821         pinctrl-0 = <&pinctrl_wdog>;
822         fsl,ext-reset-output;
823         status = "okay";
824 };