1 # SPDX-License-Identifier: GPL-2.0-only
3 # Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
9 select ARCH_HAS_CACHE_LINE_SIZE
10 select ARCH_HAS_DEBUG_VM_PGTABLE
11 select ARCH_HAS_DMA_PREP_COHERENT
12 select ARCH_HAS_PTE_SPECIAL
13 select ARCH_HAS_SETUP_DMA_OPS
14 select ARCH_HAS_SYNC_DMA_FOR_CPU
15 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
16 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC
17 select ARCH_32BIT_OFF_T
18 select BUILDTIME_TABLE_SORT
19 select CLONE_BACKWARDS
21 select DMA_DIRECT_REMAP
22 select GENERIC_ATOMIC64 if !ISA_ARCV2 || !(ARC_HAS_LL64 && ARC_HAS_LLSC)
23 select GENERIC_FIND_FIRST_BIT
24 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP
25 select GENERIC_IRQ_SHOW
26 select GENERIC_PCI_IOMAP
27 select GENERIC_PENDING_IRQ if SMP
28 select GENERIC_SCHED_CLOCK
29 select GENERIC_SMP_IDLE_THREAD
31 select HAVE_ARCH_TRACEHOOK
32 select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARC_MMU_V4
33 select HAVE_DEBUG_STACKOVERFLOW
34 select HAVE_DEBUG_KMEMLEAK
35 select HAVE_FUTEX_CMPXCHG if FUTEX
36 select HAVE_IOREMAP_PROT
37 select HAVE_KERNEL_GZIP
38 select HAVE_KERNEL_LZMA
40 select HAVE_KRETPROBES
41 select HAVE_MOD_ARCH_SPECIFIC
42 select HAVE_PERF_EVENTS
43 select HANDLE_DOMAIN_IRQ
45 select MODULES_USE_ELF_RELA
47 select OF_EARLY_FLATTREE
48 select PCI_SYSCALL if PCI
49 select PERF_USE_VMALLOC if ARC_CACHE_VIPT_ALIASING
50 select HAVE_ARCH_JUMP_LABEL if ISA_ARCV2 && !CPU_ENDIAN_BE32
53 config TRACE_IRQFLAGS_SUPPORT
56 config LOCKDEP_SUPPORT
59 config SCHED_OMIT_FRAME_POINTER
65 config ARCH_FLATMEM_ENABLE
74 config GENERIC_CALIBRATE_DELAY
77 config GENERIC_HWEIGHT
80 config STACKTRACE_SUPPORT
84 menu "ARC Architecture Configuration"
86 menu "ARC Platform/SoC/Board"
88 source "arch/arc/plat-tb10x/Kconfig"
89 source "arch/arc/plat-axs10x/Kconfig"
90 source "arch/arc/plat-hsdk/Kconfig"
95 prompt "ARC Instruction Set"
100 select CPU_NO_EFFICIENT_FFS
102 The original ARC ISA of ARC600/700 cores
106 select ARC_TIMERS_64BIT
108 ISA for the Next Generation ARC-HS cores
112 menu "ARC CPU Configuration"
116 default ARC_CPU_770 if ISA_ARCOMPACT
117 default ARC_CPU_HS if ISA_ARCV2
125 Support for ARC750 core
131 Support for ARC770 core introduced with Rel 4.10 (Summer 2011)
132 This core has a bunch of cool new features:
133 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4)
134 Shared Address Spaces (for sharing TLB entries in MMU)
135 -Caches: New Prog Model, Region Flush
136 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr
144 Support for ARC HS38x Cores based on ARCv2 ISA
145 The notable features are:
146 - SMP configurations of up to 4 cores with coherency
147 - Optional L2 Cache and IO-Coherency
148 - Revised Interrupt Architecture (multiple priorites, reg banks,
149 auto stack switch, auto regfile save/restore)
150 - MMUv4 (PIPT dcache, Huge Pages)
152 * 64bit load/store: LDD, STD
153 * Hardware assisted divide/remainder: DIV, REM
154 * Function prologue/epilogue: ENTER_S, LEAVE_S
155 * IRQ enable/disable: CLRI, SETI
156 * pop count: FFS, FLS
157 * SETcc, BMSKN, XBFU...
162 string "Override default -mcpu compiler flag"
165 Override default -mcpu=xxx compiler flag (which is set depending on
166 the ISA version) with the specified value.
167 NOTE: If specified flag isn't supported by current compiler the
168 ISA default value will be used as a fallback.
170 config CPU_BIG_ENDIAN
171 bool "Enable Big Endian Mode"
173 Build kernel for Big Endian Mode of ARC CPU
176 bool "Symmetric Multi-Processing"
177 select ARC_MCIP if ISA_ARCV2
179 This enables support for systems with more than one CPU.
184 int "Maximum number of CPUs (2-4096)"
188 config ARC_SMP_HALT_ON_RESET
189 bool "Enable Halt-on-reset boot mode"
191 In SMP configuration cores can be configured as Halt-on-reset
192 or they could all start at same time. For Halt-on-reset, non
193 masters are parked until Master kicks them so they can start off
194 at designated entry point. For other case, all jump to common
195 entry point and spin wait for Master's signal.
200 bool "ARConnect Multicore IP (MCIP) Support "
204 This IP block enables SMP in ARC-HS38 cores.
205 It provides for cross-core interrupts, multi-core debug
206 hardware semaphores, shared memory,....
209 bool "Enable Cache Support"
214 config ARC_CACHE_LINE_SHIFT
215 int "Cache Line Length (as power of 2)"
219 Starting with ARC700 4.9, Cache line length is configurable,
220 This option specifies "N", with Line-len = 2 power N
221 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively
222 Linux only supports same line lengths for I and D caches.
224 config ARC_HAS_ICACHE
225 bool "Use Instruction Cache"
228 config ARC_HAS_DCACHE
229 bool "Use Data Cache"
232 config ARC_CACHE_PAGES
233 bool "Per Page Cache Control"
235 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE
237 This can be used to over-ride the global I/D Cache Enable on a
238 per-page basis (but only for pages accessed via MMU such as
239 Kernel Virtual address or User Virtual Address)
240 TLB entries have a per-page Cache Enable Bit.
241 Note that Global I/D ENABLE + Per Page DISABLE works but corollary
242 Global DISABLE + Per Page ENABLE won't work
244 config ARC_CACHE_VIPT_ALIASING
245 bool "Support VIPT Aliasing D$"
246 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT
253 Single Cycle RAMS to store Fast Path Code
256 int "ICCM Size in KB"
258 depends on ARC_HAS_ICCM
263 Single Cycle RAMS to store Fast Path Data
266 int "DCCM Size in KB"
268 depends on ARC_HAS_DCCM
271 hex "DCCM map address"
273 depends on ARC_HAS_DCCM
277 default ARC_MMU_V3 if ARC_CPU_770
278 default ARC_MMU_V2 if ARC_CPU_750D
279 default ARC_MMU_V4 if ARC_CPU_HS
291 Fixed the deficiency of v1 - possible thrashing in memcpy scenario
292 when 2 D-TLB and 1 I-TLB entries index into same 2way set.
296 depends on ARC_CPU_770
298 Introduced with ARC700 4.10: New Features
299 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4)
300 Shared Address Spaces (SASID)
312 prompt "MMU Page Size"
313 default ARC_PAGE_SIZE_8K
315 config ARC_PAGE_SIZE_8K
318 Choose between 8k vs 16k
320 config ARC_PAGE_SIZE_16K
322 depends on ARC_MMU_V3 || ARC_MMU_V4
324 config ARC_PAGE_SIZE_4K
326 depends on ARC_MMU_V3 || ARC_MMU_V4
331 prompt "MMU Super Page Size"
332 depends on ISA_ARCV2 && TRANSPARENT_HUGEPAGE
333 default ARC_HUGEPAGE_2M
335 config ARC_HUGEPAGE_2M
338 config ARC_HUGEPAGE_16M
343 config ARC_COMPACT_IRQ_LEVELS
344 depends on ISA_ARCOMPACT
345 bool "Setup Timer IRQ as high Priority"
346 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy
349 config ARC_FPU_SAVE_RESTORE
350 bool "Enable FPU state persistence across context switch"
352 ARCompact FPU has internal registers to assist with Double precision
353 Floating Point operations. There are control and stauts registers
354 for floating point exceptions and rounding modes. These are
355 preserved across task context switch when enabled.
361 bool "Insn: LLOCK/SCOND (efficient atomic ops)"
363 depends on !ARC_CANT_LLSC
366 bool "Insn: SWAPE (endian-swap)"
371 config ARC_USE_UNALIGNED_MEM_ACCESS
372 bool "Enable unaligned access in HW"
374 select HAVE_EFFICIENT_UNALIGNED_ACCESS
376 The ARC HS architecture supports unaligned memory access
377 which is disabled by default. Enable unaligned access in
378 hardware and use software to use it
381 bool "Insn: 64bit LDD/STD"
383 Enable gcc to generate 64-bit load/store instructions
384 ISA mandates even/odd registers to allow encoding of two
385 dest operands with 2 possible source operands.
388 config ARC_HAS_DIV_REM
389 bool "Insn: div, divu, rem, remu"
392 config ARC_HAS_ACCL_REGS
393 bool "Reg Pair ACCL:ACCH (FPU and/or MPY > 6 and/or DSP)"
396 Depending on the configuration, CPU can contain accumulator reg-pair
397 (also referred to as r58:r59). These can also be used by gcc as GPR so
398 kernel needs to save/restore per process
400 config ARC_DSP_HANDLED
403 config ARC_DSP_SAVE_RESTORE_REGS
410 Depending on the configuration, CPU can contain DSP registers
411 (ACC0_GLO, ACC0_GHI, DSP_BFLY0, DSP_CTRL, DSP_FFT_CTRL).
412 Below are options describing how to handle these registers in
413 interrupt entry / exit and in context switch.
416 bool "No DSP extension presence in HW"
418 No DSP extension presence in HW
420 config ARC_DSP_KERNEL
421 bool "DSP extension in HW, no support for userspace"
422 select ARC_HAS_ACCL_REGS
423 select ARC_DSP_HANDLED
425 DSP extension presence in HW, no support for DSP-enabled userspace
426 applications. We don't save / restore DSP registers and only do
427 some minimal preparations so userspace won't be able to break kernel
429 config ARC_DSP_USERSPACE
430 bool "Support DSP for userspace apps"
431 select ARC_HAS_ACCL_REGS
432 select ARC_DSP_HANDLED
433 select ARC_DSP_SAVE_RESTORE_REGS
435 DSP extension presence in HW, support save / restore DSP registers to
436 run DSP-enabled userspace applications
438 config ARC_DSP_AGU_USERSPACE
439 bool "Support DSP with AGU for userspace apps"
440 select ARC_HAS_ACCL_REGS
441 select ARC_DSP_HANDLED
442 select ARC_DSP_SAVE_RESTORE_REGS
444 DSP and AGU extensions presence in HW, support save / restore DSP
445 and AGU registers to run DSP-enabled userspace applications
448 config ARC_IRQ_NO_AUTOSAVE
449 bool "Disable hardware autosave regfile on interrupts"
452 On HS cores, taken interrupt auto saves the regfile on stack.
453 This is programmable and can be optionally disabled in which case
454 software INTERRUPT_PROLOGUE/EPILGUE do the needed work
456 config ARC_LPB_DISABLE
457 bool "Disable loop buffer (LPB)"
459 On HS cores, loop buffer (LPB) is programmable in runtime and can
460 be optionally disabled.
464 endmenu # "ARC CPU Configuration"
466 config LINUX_LINK_BASE
467 hex "Kernel link address"
470 ARC700 divides the 32 bit phy address space into two equal halves
471 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU
472 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel
473 Typically Linux kernel is linked at the start of untransalted addr,
474 hence the default value of 0x8zs.
475 However some customers have peripherals mapped at this addr, so
476 Linux needs to be scooted a bit.
477 If you don't know what the above means, leave this setting alone.
478 This needs to match memory start address specified in Device Tree
480 config LINUX_RAM_BASE
481 hex "RAM base address"
482 default LINUX_LINK_BASE
484 By default Linux is linked at base of RAM. However in some special
485 cases (such as HSDK), Linux can't be linked at start of DDR, hence
489 bool "High Memory Support"
490 select HAVE_ARCH_PFN_VALID
493 With ARC 2G:2G address split, only upper 2G is directly addressable by
494 kernel. Enable this to potentially allow access to rest of 2G and PAE
498 bool "Support for the 40-bit Physical Address Extension"
501 select PHYS_ADDR_T_64BIT
503 Enable access to physical memory beyond 4G, only supported on
504 ARC cores with 40 bit Physical Addressing support
506 config ARC_KVADDR_SIZE
507 int "Kernel Virtual Address Space size (MB)"
511 The kernel address space is carved out of 256MB of translated address
512 space for catering to vmalloc, modules, pkmap, fixmap. This however may
513 not suffice vmalloc requirements of a 4K CPU EZChip system. So allow
514 this to be stretched to 512 MB (by extending into the reserved
517 config ARC_CURR_IN_REG
518 bool "Dedicate Register r25 for current_task pointer"
521 This reserved Register R25 to point to Current Task in
522 kernel mode. This saves memory access for each such access
525 config ARC_EMUL_UNALIGNED
526 bool "Emulate unaligned memory access (userspace only)"
527 select SYSCTL_ARCH_UNALIGN_NO_WARN
528 select SYSCTL_ARCH_UNALIGN_ALLOW
529 depends on ISA_ARCOMPACT
531 This enables misaligned 16 & 32 bit memory access from user space.
532 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide
533 potential bugs in code
536 int "Timer Frequency"
539 config ARC_METAWARE_HLINK
540 bool "Support for Metaware debugger assisted Host access"
542 This options allows a Linux userland apps to directly access
543 host file system (open/creat/read/write etc) with help from
544 Metaware Debugger. This can come in handy for Linux-host communication
545 when there is no real usable peripheral such as EMAC.
553 config ARC_DW2_UNWIND
554 bool "Enable DWARF specific kernel stack unwind"
558 Compiles the kernel with DWARF unwind information and can be used
559 to get stack backtraces.
561 If you say Y here the resulting kernel image will be slightly larger
562 but not slower, and it will give very useful debugging information.
563 If you don't debug the kernel, you can say N, but we may not be able
564 to solve problems without frame unwind information
566 config ARC_DBG_TLB_PARANOIA
567 bool "Paranoia Checks in Low Level TLB Handlers"
569 config ARC_DBG_JUMP_LABEL
570 bool "Paranoid checks in Static Keys (jump labels) code"
571 depends on JUMP_LABEL
572 default y if STATIC_KEYS_SELFTEST
574 Enable paranoid checks and self-test of both ARC-specific and generic
575 part of static keys (jump labels) related code.
578 config ARC_BUILTIN_DTB_NAME
579 string "Built in DTB"
581 Set the name of the DTB to embed in the vmlinux binary
582 Leaving it blank selects the minimal "skeleton" dtb
584 endmenu # "ARC Architecture Configuration"
586 config FORCE_MAX_ZONEORDER
587 int "Maximum zone order"
588 default "12" if ARC_HUGEPAGE_16M
591 source "kernel/power/Kconfig"