1 # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
4 $id: http://devicetree.org/schemas/pci/microchip,pcie-host.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
7 title: Microchip PCIe Root Port Bridge Controller Device Tree Bindings
10 - Daire McNamara <daire.mcnamara@microchip.com>
13 - $ref: /schemas/pci/pci-bus.yaml#
17 const: microchip,pcie-host-1.0 # PolarFire
31 - description: PCIe host controller
32 - description: builtin MSI controller
45 description: Identifies the node as an MSI controller.
48 description: MSI controller the device is capable of using.
59 unevaluatedProperties: false
66 pcie0: pcie@2030000000 {
67 compatible = "microchip,pcie-host-1.0";
68 reg = <0x0 0x70000000 0x0 0x08000000>,
69 <0x0 0x43000000 0x0 0x00010000>;
70 reg-names = "cfg", "apb";
74 #interrupt-cells = <1>;
76 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
77 interrupt-map = <0 0 0 1 &pcie_intc0 0>,
78 <0 0 0 2 &pcie_intc0 1>,
79 <0 0 0 3 &pcie_intc0 2>,
80 <0 0 0 4 &pcie_intc0 3>;
81 interrupt-parent = <&plic0>;
82 msi-parent = <&pcie0>;
84 bus-range = <0x00 0x7f>;
85 ranges = <0x03000000 0x0 0x78000000 0x0 0x78000000 0x0 0x04000000>;
86 pcie_intc0: interrupt-controller {
88 #interrupt-cells = <1>;